**AN-273A** **Application Note** ADVANCED SEMICONDUCTOR DEVICES (PTV) LTD P.Q. Box 2944, Johannesburg 2000 3rd Floor, Vogas House 123 Pritchard Street/Corner Mool Street Johannesburg 162 No. 28-2856 # GETTING MORE VALUE OUT OF AN INTEGRATED OPERATIONAL AMPLIFIER DATA SHEET Karl Huehne Applications Engineering The operational amplifier has become a basic building block in present day solid state electronic systems. The purpose of this application note is to provide a better understanding of the open loop characteristics of the amplifier and their significance to overall circuit operation. Also each parameter is defined and reviewed with respect to closed loop considerations. The importance of loop gain stability and bandwidth is discussed at length. Input offset voltage and current and resultant drift effects in the circuit are also reviewed with respect to closed loop operation. **MOTOROLA** Semiconductor Products Inc. # GETTING MORE VALUE OUT OF AN INTEGRATED OPERATIONAL AMPLIFIER DATA SHEET #### INTRODUCTION Integrated circuit development previously concentrated upon digital devices that were more tolerant of monolithic limitations and more easily standardized for volume production than their linear counterparts. Improved process controls, better resultant yields and resourceful design techniques have now produced linear devices capable of matching or exceeding the conventional component designs. One such linear device, the operational amplifier, has become a "standard" or "universal" building block compatible with numerous circuit and system applications and the present integrated circuit technology. The designation, "operational amplifier" was originally adopted for a series of high performance dc amplifiers used in analog computers. These amplifiers were used to perform mathematical operations applicable to analog computation such as summation, scaling, subtraction, integrating, etc. The application of operational amplifiers is so widely diversified now that this original terminology is inappropriate. In many electronic systems, the operational amplifier is used as a basic building block for phase shifting, filtering, signal conditioning, multiplexing, detecting, etc. And in many non-linear applications such as comparators, oscillators and multivibrators, the operational amplifier has proven competent. The purpose of this application note is to provide the circuit designer with a better understanding of the basic operational amplifier open loop parameters and their significance to overall circuit operation. In this manner, maximum use can be made of the amplifiers with a minimum of design difficulties. Methodically, each operational amplifier characteristic appearing on a sample data sheet will be reviewed. First the parameter will be defined, and then the significance of the parameter and parameter magnitude upon overall closed loop operation of the amplifier will be discussed in detail. Liberal use will be made of all supplementary information contained on the data sheet in order to convey a maximum of information. #### **PARAMETERS** The data sheet used for the review and discussion of the operational amplifier parameters is that used for characterization of the Motorola MC1539 and MC1439 operational amplifiers. The absolute maximum ratings and schematic diagram of these devices are shown in Figure 1. It will suffice to say that if the maximum ratings of the device are exceeded, possible device damage could ensue and abnormal circuit operation observed. Figure 2 contains the itemized parameter specifications that when used appropriately with supplementary informa- tion will permit the designer to determine applicability and validity of his design equations to the overall design. A short discussion on each of the more important parameters used to specify the performance of an operating amplifier will now follow. OPEN LOOP VOLTAGE GAIN (Avol) is defined as the ratio of a change in output voltage to a change in voltage at the input terminals. Ideally, this parameter should be infinitely high since the primary function is to amplify and, in general, the higher the gain, the better the gain accuracy. However, there are practical limits to gain magnitude and also levels where an increase in magnitude buys little in the way of increased performance with respect to the price paid. The true significance of open loop gain is many times misapplied in amplifier operation where ir reality open loop gain determines closed loop accuracy limits rather than the ultimate accuracy. Loop gain is really the primary determinent in amplifier closed loop operations. Referring to Figure 3, which contains a somewhat ideal operational amplifier, the closed loop gain of the circuit is $$\frac{e_{O}}{e_{S}} = -\frac{A_{Vol} \left(\frac{R2}{R1 + R2}\right)}{1 + A_{Vol} \left(\frac{R1}{R1 + R2}\right)}.$$ (1) The form of Equation 1 is quite similar to the standard equation derived in basic feedback theory that reads $$\frac{e_{O}}{e_{S}} = \frac{A_{VOI}}{1 + A_{VOI}\beta} . \tag{2}$$ The exception being that the open loop gain in the numerator of Equation 1 is attenuated. This occurs because in the derivation of Equation 2 the assumption was made that forward signal transmission through the feedback element was negligible. The denominators of the Equations 1 and 2 are identical since the fraction of the output voltage feedback to the amplifier summing point is $$\beta = \frac{R1}{R1 + R2}. (3)$$ The denominator product of Equation 1: $$\left(-A_{Vol} \ \frac{R1}{R1+R2}\right)$$ and Equation 2: $(-A_{Vol}\beta)$ is defined as the loop gain measured if the connection between the output of the amplifier and its load or feedback Circuit diagrams external to Motorola products are included as a means of illustrating typical semiconductor applications; consequently, complete information sufficient for construction purposes is not necessarily given. The information in this Application Note has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described any license under the patent rights of Motorola Inc. or others. resistor were broken and a signal inserted. The resultant signal measured at the amplifier open loop output terminal is therefore loop gain = $$A_{\text{vol}} \frac{R1}{R1 + R2}$$ . (4) The significance of this parameter will manifest itself repeatedly in the ensuing discussions. If the amplifier of Figure 3 exhibited infinite open loop gain, Equation 1 reduces to $$\frac{e_0}{e_S} = -\frac{R2}{R1} \tag{5}$$ the ratio of two passive elements, which is the ideal closed loop gain of an operational amplifier connected in this mode of operation. The error in closed loop gain of an amplifier then may be represented as $$\%_{\text{eCL}} = \frac{\frac{e_{\text{O}}}{e_{\text{S}}} \text{ ideal} - \frac{e_{\text{O}}}{e_{\text{S}}} \text{ actual}}{\frac{e_{\text{O}}}{e_{\text{S}}} | \text{ ideal}} \times 100$$ (6) which after insertion of Equations 1 and 5 reduces to $$\%_{\text{CL}} = \frac{100}{1 + A_{\text{Vol}} \frac{R1}{R1 + R2}}$$ (7) The closed loop gain error is, therefore, a direct function #### MAXIMUM RATINGS (TA = +25°C unless otherwise noted) | Rating | Symbol | Value | Vdc<br>Vdc | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------|----------------------------------|--|--| | Power Supply Voltage | V <sub>CC</sub><br>V <sub>EE</sub> | +18<br>-18 | | | | | Differential Input Signal | V <sub>ID</sub> | + [VCC + VEE ] | Vdc | | | | Common-Mode Input Swing | VICR | +VCC, - VEE | Vdc | | | | Load Current | IL. | 15 | mA | | | | Output Short Circuit Duration | ts | Continuous | | | | | Power Dissipation (Package Limitation) Metal Can Derate above $T_A = +25^{\circ}C$ Ceramic Dual In-Line Package Derate above $T_A = +25^{\circ}C$ Plastic Dual In-Line Package Derate above $T_A = +25^{\circ}C$ | PD | 680<br>4.6<br>750<br>6.0<br>625<br>5.0 | mW<br>mW/°C<br>mW<br>mW/°C<br>mW | | | | Operating Temperature Range MC1539<br>MC1439 | TA | -55 to +125<br>0 to +75 | °C | | | | Storage Temperature Range<br>Metal and Ceramic Packages<br>Plastic Package | T <sub>stg</sub> | -65 to +150<br>-55 to +125 | °C | | | #### CIRCUIT SCHEMATIC #### EQUIVALENT CIRCUIT Pin numbers adjacent to terminals apply to 8-pin package, numbers in parenthesis apply to 14-pin packages. Pin 7 is electrically connected to the substrate and V<sub>EE</sub> for Case 605 (plastic package) only. \*Patent pending. FIGURE 1 - MC1539, MC1439 Data Sheet $\textbf{ELECTRICAL CHARACTERISTICS} \; (\text{V}_{CC} = +15 \; \text{Vdc}, \; \text{V}_{EE} = -15 \; \text{Vdc}, \; \text{T}_{A} = +25^{O}\text{C} \; \text{unless otherwise noted})$ | Characteristic | | MC1539 | | | MC1439 | | | | |--------------------------------------------------------------------------------------------------------------|----------------------------|--------|--------------|-----------|--------------|------------|----------|-----------------| | | Symbol* | Min | Тур | Max | Min | Тур | Max | Unit | | Input Bias Current | IIB | | THE STATE OF | matte | AL THUS | Sandan St. | es shift | μА | | $(T_A = +25^{\circ}C)$ | | - | 0.20 | 0.50 | - | 0.20 | 1.0 | | | $(T_A = T_{low} \bigcirc )$ | 7 | - | 0.23 | 0.70 | . (VI-17) | 0.23 | 1.5 | Patrick Ball | | Input Offset Current | 11101 | 00 | | | | | | nA | | $(T_A = T_{low})$ | | | | 75 | - | | 150 | 10011 | | $(T_A = +25^{\circ}C)$ | | - | 20 | 60 | - | 20 | 100 | | | $(T_A = T_{high} \bigcirc )$ | Server St. | - | | 75 | | | 150 | | | Input Offset Voltage | IVIOI | | | | | | | mV | | $(T_A = +25^{\circ}C)$ | | - | 1.0 | 3.0 | - | 2.0 | 7.5 | 1 89 | | (TA = Tlow, Thigh) | | - | - | 4.0 | - | - | - | | | Average Temperature Coefficient of Input | TCVIO | | 10000 | a litteri | 101.8.00 | MW , state | male e | μV/°C | | Offset Voltage $(T_A = T_{low} \text{ to } T_{high})$ | | | | | | | | | | $(R_S = 50 \Omega)$ | | - | 3.0 | - | - | 3.0 | - | | | (R <sub>S</sub> ≤10 kΩ) | | y Turk | 5.0 | | | 5.0 | | | | Input Impedance<br>(f = 20 Hz) | Zin | 150 | 300 | - | 100 | 300 | - | kΩ | | Input Common-Mode Voltage Swing | VICR | ±11 | ±12 | | ±11 | ±12 | | V <sub>pk</sub> | | Equivalent Input Noise Voltage | V <sub>N(in)</sub> | | 30 | _ | _ | 30 | _ | nV/(Hz) | | (R <sub>S</sub> = 10 kΩ, Noise Bandwidth = 1.0 Hz,<br>f = 1.0 kHz) | VN(in) | | | | | | | | | Common-Mode Rejection Ratio (f = 1.0 kHz) | CMRR | 80 | 110 | - | 80 | 110 | | dB | | Open-Loop Voltage Gain ( $V_0 = \pm 10 \text{ V}, R_L =$ | A <sub>vol</sub> | BANK | | ign (av2) | En Cale | Compa | | | | $10 \text{ k}\Omega$ , $R_5 = \infty$ ) $(T_A = +25^{\circ}\text{C to Thigh})$ | | 50,000 | 120,000 | - | 15,000 | 100,000 | - | - | | $(T_A = T_{low})$ | | 25,000 | 100,000 | - | 15,000 | 100,000 | - | | | Power Bandwidth (A <sub>V</sub> = 1, THD ≤ 5%, | PBW | | | | | | | kHz | | $V_0 = 20 \text{ Vp-p}$ | 1000 | 100 | NI GUENU | | 40 | 50 | | | | $(R_L = 2.0 \text{ k}\Omega)$<br>$(R_L = 1.0 \text{ k}\Omega)$ | | 20 | 50 | 250 | 10 | 50 | | | | Step Response | | 20 | 30 | | n har bolk | StromO L | | | | ( Gain = 1000, no overshoot, | tf | | 130 | | - | 130 | _ | ns | | $R1 = 1.0 \text{ k}\Omega$ , $R2 = 1.0 \text{ M}\Omega$ , $R3 = 1.0 \text{ k}\Omega$ , | tpd | _ | 190 | 1000 | 1.0220 | 190 | - | ns | | R4 = 30 kΩ, R5 = 10 kΩ, C1 = 1000 pF | dVo/dt ② | _ | 6.0 | 10 2 | tended! | 6.0 | | V/µs | | ( Gain = 1000, 15% overshoot, | tf | | 80 | | | 80 | | ns | | $R1 = 1.0 \text{ k}\Omega$ , R2 = 1.0 MΩ, R3 = 1.0 kΩ, | | - 1917 | 100 | | PI WAS TO BE | 100 | | | | $R4 = 0, R5 = 10 \text{ k}\Omega, C1 = 10 \text{ pF}$ | tpd<br>dV <sub>O</sub> /dt | | 14 | | 100000 | 14 | | ns | | | | | | | | | | V/µs | | Gain = 100, no overshoot, | tf | | 60 | | | 60 | | ns | | $R1 = 1.0 \text{ k}\Omega, R2 = 100 \text{ k}\Omega, R3 = 1.0 \text{ k}\Omega,$ | <sup>t</sup> pd | 7 | 100 | | | 100 | - | ns | | (R4 = $10 \text{ k}\Omega$ , R5 = $10 \text{ k}\Omega$ , C1 = $2200 \text{ pF}$ ) | dV <sub>O</sub> /dt | - | 34 | - | - | 34 | - | V/µs | | Gain = 10, 15% overshoot, | tf | - | 120 | - | - | 120 | | ns | | $\left\langle R1 = 1.0 \mathrm{k}\Omega, R2 = 10 \mathrm{k}\Omega, R3 = 1.0 \mathrm{k}\Omega, \right\rangle$ | <sup>t</sup> pd | - | 80 | - | - | 80 | - | ns | | $(R4 = 1.0 \text{ k}\Omega, R5 = 10 \text{ k}\Omega, C1 = 2200 \text{ pF})$ | dV <sub>O</sub> /dt | - | 6.25 | - | - 1 | 6.25 | | V/µs | | Gain = 1, 15% overshoot, | tf | | 160 | | - 1 | 160 | - | ns | | $\left\langle R1 = 10 k\Omega, R2 = 10 k\Omega, R3 = 5.0 k\Omega, \right\rangle$ | tpd | - | 80 | - | - | 80 | - | ns | | $(R4 = 390 \Omega, R5 = 10 k\Omega, C1 = 2200 pF)$ | dV <sub>O</sub> /dt | - | 4.2 | - | - | 4.2 | - | V/µs | | Output Impedance<br>(f = 20 Hz) | z <sub>o</sub> | | 4.0 | | - | 4.0 | - | kΩ | | Output Voltage Swing | Vo | MI PER | | | P. P. Sellin | SERVE | | V <sub>pk</sub> | | (R <sub>L</sub> = 2.0 kΩ, f = 1.0 kHz) | | ,- | - 1 | - | ±10 | ±13 | 3 | Pi | | (R <sub>L</sub> = 1.0 kΩ, f = 1.0 kHz) | | ±10 | ±13 | - | 7 | - 1 | - | | | Positive Supply Sensitivity<br>(VEE constant) | PSRR+ | | 50 | 150 | | 50 | 200 | μV/V | | Negative Supply Sensitivity<br>(V <sub>CC</sub> constant) | PSRR- | | 50 | 150 | - | 50 | 200 | μV/V | | Power Supply Current | | | He griffs | | | | | | | $(V_O = 0)$ | ID+ | 7,46 | 3.0 | 5.0 | - 1 | 3.0 | 6.7 | mAdd | | | ID- | - | 3.0 | 5.0 | _ | 3.0 | 6.7 | | $\begin{array}{ll} \fbox{\Large (1)$T$_{low}$=0°C$ for MC1439} & T_{high} = +75°C$ for MC1439} \\ -55°C$ for MC1539} & +125°C$ for MC1539 \\ *Symbols conform to JEDEC Bulletin No. 1 where applicable.} \end{array}$ 2 dV0/dt = Slew Rate FIGURE 3 - Idealized Operational Amplifier FIGURE 4 - Optimum Open Loop Frequency Response of loop gain $$\left(A_{vol} \frac{R1}{R1 + R2}\right)$$ rather than solely open loop gain. Open loop gain is the limiting factor in closed loop gain error; loop gain establishes the accuracy. As represented in Equation 7, the gain error is not in itself too significant if resistor trimming is used to compensate for the gain error. A more important feature of the loop gain is its resultant effect upon the closed loop gain as variations in open loop gain due to device parameter spreads, temperature, etc. are encountered. Differentiation of Equation 1 with respect to open loop gain yields $$\triangle \left(\frac{e_{O}}{e_{S}}\right) = \frac{\triangle A_{VOl}}{A_{VOl}} \frac{\left(\frac{e_{O}}{e_{S}}\right)}{1 + A_{VOl} \frac{R1}{R1 + R2}}$$ (8) which shows that any variation in open loop gain will be attenuated by the loop gain of the amplifier. Therein lies one of the basic benefits of feedback amplifier applications. The application of negative feedback improves closed loop gain stability. OPEN LOOP BANDWIDTH (BWOL) is defined as the frequency where the high frequency gain is 3.0 dB less than the gain at a low frequency. This particular parameter more than any other is probably responsible for a large majority of operational amplifier design problems. Many applications are designed without allowing for closed loop gain error accrued due to a lower loop gain at the frequency of interest or problems are encountered with amplifier stability due to inadequate or marginal frequency compensation. A desirable operational amplifier would have an open loop frequency response as shown in Figure 4. It is readily apparent that loop gain is frequency dependent and at higher frequencies gain error and gain stability will not be as good as encountered at lower frequencies. The desirability of a -6.0 dB/octave slope for the amplifier to establish a stable amplifier instead of an oscillator need not be emphasized. In Figure 4 the amplifier response can be represented as $$A_{\text{vol}}(\omega) = \frac{A_{\text{vol}}}{1 + j \frac{\omega}{\omega_0}}$$ (9) where $\omega_{\text{O}}$ is the open loop bandwidth of the amplifier. Inserting Equation 9 into Equation 1 yields $$\frac{e_{O}}{e_{S}}(\omega) = -\frac{\frac{R2}{R1 + R2}}{1 + A_{VOl} \frac{R1}{R1 + R2} + j\frac{\omega}{\omega_{O}}}$$ (10) which is the closed loop response of the amplifier. Equation 10 is indicative of several other important benefits in feedback amplifiers. First, it can be seen by inspection that the 3.0 dB point or closed loop bandwidth occurs when the real and imaginary terms of the denominator are equal, thus $$\omega_{\text{CL}} = \left(1 + A_{\text{vol}} \frac{R1}{R1 + R2}\right) \omega_{\text{o}}. \tag{11}$$ Here again the loop gain is encountered. The closed loop bandwidth is extended by a factor of loop gain over the open loop bandwidth. Reflection will justify this action. Since the open loop gain is reduced by a factor equal to the loop gain, and the open loop bandwidth is increased by a factor equal to open loop gain, a gain-bandwidth trade-off has ensured for a constant gain-bandwidth circuit. Second, this particular amplifier will be unconditionally stable with a response as presented in Figure 4. From Equation 1 or 2 it is apparent that instability will occur in a closed loop amplifier when the loop gain crosses unity with 180° phase shift such that it becomes numerically -1 and causes an infinite gain due to denominator cancellation. An infinite gain is tantamount to oscillation. From Equation 10 it can be seen that the phase shift cannot exceed 90° and thus the amplifier is unconditionally stable. In a high gain, multi-stage operational amplifier, the concept of a single lag network (pole) as illustrated in Figure 4 is unrealistic since each stage will contribute FIGURE 5 — Test Circuit Used to Obtain Curves in Figure 6 and Figure 12 FIGURE 6 — Open Loop Voltage Gain and Phase Angle versus Frequency phase shifts. This is illustrated in Figure 6 (Curve 1) which shows the open loop voltage gain and phase angle as a function of frequency for the MC1539 and MC1439. By inspection it is seen that the loop cannot be reduced much by negative feedback before excessive phase shift and instability would occur. The other curves of Figure 6 illustrate open loop voltage gain and phase shift with compensation applied to the amplifier input stage. Note that with compensation the open loop response is similar to that of Figure 4. The trade off necessary for stability was made at the expense of loop gain at the higher frequencies and thus at these frequencies gain error would be slighlty higher. Figures 7, 8, 9, and 10 show the resultant closed loop response. It should be emphasized that these curves illustrate typical small signal characteristics. Figure 11 points out that large signal swings may meet with a more restrictive limitation — namely that of slew rate. The full swing unity gain bandwidth is of the order of 40 kHz. Reference to the data sheet will reveal that at higher gains less restrictive compensation is useable and hence slew rate is generally higher. OUTPUT IMPEDANCE $(z_0)$ is defined as the impedance seen by a load at the output of the amplifier. Excessive output impedance can reduce loop gain of the amplifier since in conjunction with the load and feedback resistors it forms an attenuator network. In general, output impedances even as large as the 4.0 k ohms listed for the MC1539 and MC1439 will contribute little or no error in closed loop operation. The effective output impedance of the closed loop amplifier is small due to incorporation of negative feedback. As shown in Appendix A, the closed loop output impedance is $$z_{\text{O CL}} = \frac{z_{\text{O}}}{1 + A_{\text{Vol}} \left(\frac{R1}{R1 + R2}\right)}$$ (12) and is reduced by the amount of loop gain. One final consideration is that as indicated by Equation 12, output impedance will increase as a function of frequency because loop gain decreases. It is, of course, erroneous to model the output resistance of an op amp as a discrete resistor for a large signal model, as it is certainly possible to obtain several milliamperes of current from the MC1539. INPUT IMPEDANCE $(z_{in})$ is defined as the impedance seen by a source looking into one input of the amplifier with the other input grounded. The primary effect of input impedance is to reduce amplifier loop gain and consequently alter gain accuracy and stability. If in Equation 1 a finite input impedance is included $$\frac{e_{0}}{e_{s}} = -\frac{\frac{R2'}{R1 + R2'}}{\frac{1 + A_{vol}}{R1' + R2}}$$ (13) where It must be noted that the data sheet specification refers to small-signal input impedance where "small" is < 200 mVp-p. A look at the schematic reveals that a large differential input signal will cause the clamping diodes to be turned on and reduce the input impedance to something slightly greater than 2.0 k ohms. OUTPUT VOLTAGE SWING (VOD) is defined as the peak output voltage swing referred to zero that can be obtained without clipping. A symmetrical voltage swing is generally implied. As mentioned previously, output impedance, load current, and frequency limit this particular characteristic of the amplifier. Figure 12 shows the maximum output voltage swing available from the devices as a function of frequency and compensation technique. INPUT COMMON MODE VOLTAGE SWING (VICR) is defined as the maximum peak input voltage that can be applied to either input terminal of the device without causing abnormal operation. This particular parameter is most prominent when using the amplifier in the non-inverting mode or as an inverting integrator where excessive signal levels or transients are encountered. The positive limit of this characteristic is dependent upon the collector voltage of the input stage of the amplifier while the negative limit is generally limited by the base voltage of the constant current source of the first stage. COMMON MODE REJECTION RATIO (CMRR) is defined as the ratio of the change in output voltage to the change in input common mode voltage producing it divided by the open loop gain. This parameter is an indication of the degree of circuit balance of the differential stages of the amplifier since a common mode input signal applied to the input terminals should be amplified identically in both sides of the device and produce zero output signal or a numerically infinite dB rejection ratio. To be correct the common mode rejection ratio expressed in decibels should be numerically negative. However, on most data sheets this number is given as a positive value. This parameter is generally measured at low frequencies since unbalance of stray capacities will cause CMRR degradation at higher frequencies. In the noninverting configuration this parameter can cause additional closed loop gain error. INPUT BIAS CURRENT (I<sub>IB</sub>) is defined as the average value of the two input bias currents of the differential input stage. This parameter is simply a function of the large signal current gain of the input stage. By itself the only real significance of this parameter is that the resultant voltage drop across the input resistors can restrict the input common mode voltage range at the higher impedance levels. The requirement for input bias current is real and cannot be neglected by leaving either of the inputs open. INPUT OFFSET CURRENT (IIO) is defined as the difference in input bias current into the input terminals of the amplifier. This parameter is also an indication of the degree of matching of the input differential stage since it is a function of current gain and leakage match. It is also significant that with high impedance levels, this particular parameter will tend to overshadow the offset voltage in untrimmed operation. This will occur due to unequal voltage drops appearing across the effective impedance. As shown in Appendix B, to obtain minimum offset voltage drops due to offset currents, a resistor equal in magnitude to the parallel equivalent of the input and summing resistor should be inserted in the non-inverting input. $$R3 = \frac{R1 R2}{R1 + R2} \tag{16}$$ This condition will not necessarily produce zero resultant offset but will tend to minimize offset voltage for equal currents and unequal impedances. Injection of an offset current at the appropriate terminal or trimming of R3 will provide minimum effects. Appendix B also shows that, similar to signal current, the offset current is multiplied by the feedback resistor R2 and that the majority of the output error voltage is dependent upon the difference between the offset and signal current. This factor then would tend to limit the minimum discernible signal level capabilities of the amplifier. INPUT OFFSET VOLTAGE (VIO) is defined as that voltage that must be applied at the input terminals to obtain zero output voltage. This parameter is also indicative of matching tolerances in the differential amplifier stages. It is primarily determined by the Vbe difference in the input stage and unbalance in the second stage attenuated by the gain of the first stage. In general this parameter will be the major source of offset voltage error in low impedance circuits. A factor not always considered when determining the contribution of input offset voltage in closed loop operation is that this error is not simply increased by the ratio of feedback resistance to input summing resistance but by unity plus this ratio as shown in Appendix C. At higher closed loop gain levels the difference is really only academic; at unity gain operation, however, the difference is a factor of 2. AVERAGE TEMPERATURE COEFFICIENT OF IN-PUT OFFSET VOLTAGE (TCVIO). The terminology is self explanatory. This parameter is the degree of matching of the temperature coefficients of the numerous contributing stages. DC POWER DISSIPATION (PD) is defined as the dc power dissipated in the amplifier with the output at zero and no load current. POWER SUPPLY SENSITIVITY (PSRR<sup>+</sup> and PSRR<sup>-</sup> is defined as the ratio of change in input offset voltage to the change in supply voltage producing it with the remaining supply held constant. This is another characteristic dependent upon the matched characteristics of devices, resistor ratios, etc. INPUT NOISE VOLTAGE $V_{N(in)}$ can be defined as any unwanted signal referred to the input of the amplifier. Offset voltage drift is a low frequency noise signal. Other sources of noise are due to coupling from external noise R<sub>S</sub>, Source Resistance (k Ohms) sources and the thermal noise generated in a resistor or conductor. These noise voltages are treated simply as if they were drift voltages discussed above. Figure 13 illustrates typical wideband output noise as measured for various configurations of the MC1539. #### SUMMARY AND CONCLUSIONS The various pertinent open loop parameters of operational amplifiers have been defined and reviewed with respect to their significance in closed loop operation. One point that manifested itself was the importance of loop gain in the ultimate closed loop circuit operation. Loop gain determines gain accuracy, gain stability, closed loop bandwidth and effective output impedance in actual operation. The point was also made that input drift errors must be considered individually depending upon whether it is offset current or offset voltage drift. Ready reference was made to supplementary parameter characteristics in order to clarify points and give a better device understanding. The application of the principles discussed in this paper should permit usage of the operational amplifier in any of the numerous circuit configurations available while still maintaining maximum design efficiency. #### APPENDIX A. EFFECTIVE CLOSED LOOP OUTPUT IMPEDANCE Let the open loop input impedance of the amplifier in Figure A1 be infinite. The following nodal equations can then be written $$I = i_0 + i_2 \tag{17}$$ $$io = \frac{E - (-A_{VOl}\epsilon)}{R_O}$$ (18) $$i_2 = \frac{E}{R1 + R2} \tag{19}$$ $$\epsilon = E \frac{R1}{R1 + R2} \tag{20}$$ Combining and solving yields for output conductance $$Y_0 = \frac{I}{E} = \frac{1}{R_0} \left( 1 + A_{\text{vol}} \frac{R1}{R1 + R2} \right) + \frac{1}{R1 + R2}$$ (21) where the open loop output conductance is increased by a factor equal to loop gain; or conversely, the output resistance is reduced by a factor equal to loop gain in the closed loop configuration FIGURE A1 - Closed Loop Impedance is Infinite ### APPENDIX B. INPUT OFFSET CURRENT CONSIDERATIONS Writing the nodal equations for the amplifier in Figure B1 yields $$e_{O} = A_{VOl} (V - \epsilon)$$ (22) $$V = -i_2 R3 \tag{23}$$ $$\epsilon = -i_X R1$$ (24) $$i_X = i_1 - i_4$$ (25) $$i_4 = \frac{e_0 - \epsilon}{R2} \tag{26}$$ Solving for the output voltage $$e_0 = i_1 R2 - i_2 R3 \left( 1 + \frac{R2}{R1} \right)$$ (27) For zero output voltage $$i_1 R2 = i_2 R3 \left(1 + \frac{R2}{R1}\right)$$ (28) or $$i_1 \frac{R1R2}{R1 + R2} = i_2R3$$ (29) FIGURE B1 - Input Offset Currents if $i_1 = i_2$ $$R3 = \frac{R1R2}{R1 + R2} \,. \tag{30}$$ Thus the magnitude of R3 should be equal to the parallel combination of the inverting input and feedback resistors to realize minimum offset current effects. If Equation 30 is inserted into Equation 27 $$e_0 = (i_1 - i_2) R2$$ (31) which states that the input offset current is multiplied by the feedback resistance at the output. ## APPENDIX C. INPUT OFFSET VOLTAGE CONSIDERATIONS The amplifier in Figure C1 contains two offset voltages, $e_{OS}$ , generated in the input of the first amplifier stage, and V, generated in the input of the second amplifier stage. The latter being included mainly for academic reasons. The nodal equations are $$e_0 = A_{VO2} \left[ V - A_{VO1} \left( \epsilon \pm \epsilon_{OS} \right) \right]$$ (32) $$\epsilon = e_0 \frac{R1}{R1 + R1} \tag{33}$$ Combining and solving gives $$e_{O} = \left(1 + \frac{R2}{R1}\right) \left[e_{OS} \pm \frac{V}{A_{VO1}}\right]. \tag{34}$$ Where it was assumed the loop gain $\gg$ 1. Equation 34 indicates two important considerations with respect to offset voltage error in closed loop operation. First, the offset voltage of the second stage is attenuated by the gain of the first stage as occurs with noise voltage generation. Thus with adequate gain in the first stage, the second stage offset can be isolated and the amplifier only dependent upon first stage offset. The second consideration is that the resultant offset voltage is multiplied by unity plus the ideal gain as given by the resistance ratios. This consideration has more than a little significance at the lower closed loop gains. For unity gain, the effective offset is doubled. FIGURE C1 - Input Offset Voltage MOTOROLA Semiconductor Products Inc. MOTOROLA Semiconductor Products Inc. Printed in Switzerland