# **CDC® MICROCIRCUITS** GENERAL THEORY LOGIC SYMBOLOGY DATA SHEETS | | REVISION RECORD | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | REVISION | DESCRIPTION | | | | | | | | | | A | Manual released. This manual replaces and updates the information previously | | | | | | | | | | (1-10-77) | contained in the Logic Symbology subsection and the Integrated Circuit Package | | | | | | | | | | | Configurations section of Hardware Reference manuals produced at CDC's | | | | | | | | | | | Normandale facility. | | | | | | | | | | В | Add 24 microcircuit descriptions. Revise several descriptions for consistent | | | | | | | | | | (2-21-77) | symbology. Make various editorial changes. | | | | | | | | | | C | Add seven microcircuit descriptions. Make various editorial and technical | | | | | | | | | | (5-1-77) | changes. | | | | | | | | | | D | Add six microcircuit descriptions. Revise certain Op Amp data sheets to view | | | | | | | | | | (8-8-77) | metal-can configurations from the bottom of the IC. Make various editorial and technical changes. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Walter Committee | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | KØR 0639 | | | | | | | | | KØR 0639 REVISION LETTERS I,O,Q AND X ARE NOT USED © 1977 by Control Data Corporation Printed in the United States of America Address comments concerning this manual to: Control Data Corporation Technical Publications Dept. 7801 Computer Avenue Minneapolis, Mn. 55435 or use Comment Sheet in the back of this manual. ### **PREFACE** This manual provides the customer engineer with a functional understanding of the microcircuits used in equipment manufactured by the Normandale facility. It is not intended to be a logic designer's handbook and does not include design ground rules for using the microcircuits. Section 1 discusses the characteristics, operational theory, and physical packaging of TTL (transistor-transistor logic), ECL (emitter-coupled logic), and CMOS (complementary metal oxide semiconductor) microcircuit families. It concludes with some general information on operational amplifiers. Section 2 describes the symbology used on the individual data sheets in section 3, including the meanings of the various modifiers and qualifiers found within each logic symbol. Section 3 contains the data sheets. Appendix A is a glossary of microcircuit terminology used in this manual. #### NOTE The data sheets in section 3 incorporate the latest CDC-approved symbology. As such, some of the symbols may be at variance with those found in the logic diagrams sections of less-recent product support manuals. This in no way lessens the validity of the data sheets with respect to those earlier manuals. #### SPECIAL NOTE TO READER Despite every reasonable effort by us, a manual of this scope may contain errors, omissions, or ambiguities. To a very large extent, we depend upon feedback from the field to correct those situations. We urge you, therefore, to let us know about what you consider to be deficiencies in this manual. And the surest way to do that is to use the postage-paid comment sheet just inside the back cover. | | | | ş. | | |---|--|----|----|---| | f | | | | | | | | | | | | | | | | | | | | \$ | | ` | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # **CONTENTS** | 1. GENERAL THEORY | | CMOS/ECL Interface | 1-1 | |-----------------------------------|------|-------------------------------------------|-------| | Introduction | 1-1 | CMOS Packaging | . 1-1 | | Transistor-Transistor Logic (TTL) | 1-1 | Operational Amplifiers | 1-2 | | Standard TTL Characteristics | 1-1 | Introduction | 1-2 | | Tri-Level Circuits | 1-1 | Basic Circuit Elements | 1-2 | | Open Collector Circuits and Wired | | Input Stage | 1-2 | | Logic | 1-1 | Second Stage | 1-2 | | Unused Inputs | 1-2 | Basic Circuit Functions | 1-2 | | Duality of Function | 1-2 | Schmitt Trigger Circuits | 1-2 | | Basic TTL Circuits | 1-2 | 2. LOGIC SYMBOLOGY | 1-2 | | Standard Series | 1-2 | General | 2-1 | | Low-Power Series (L) | 1-5 | | | | High-Speed Series (H) | 1-5 | Qualifying Symbols | 2-1 | | Schottky Clamped Series (S) | 1-5 | Combinational Logic Qualifying<br>Symbols | 2-2 | | Low-Power Schottky Series (LS) | 1-7 | Sequential Logic Qualifying Symbols | 2-2 | | Logic Interface Circuits | 1-7 | Analog Qualifying Symbols and | | | TTL Packaging | 1-9 | Functional Names | 2-3 | | Emitter-Coupled Logic (ECL) | 1-10 | Generator Qualifying Symbols | 2-5 | | Circuit Theory | 1-10 | Other Qualifying Symbols | 2-5 | | Loading Characteristics | 1-11 | Modifiers | 2-5 | | Unused Inputs | 1-12 | Basic Modifiers | 2-5 | | Wired Logic | 1-12 | Dependency Modifiers | 2-6 | | ECL Packaging | 1-12 | Weighting Modifiers | 2-7 | | Complementary Metal-Oxide | | Indicators | 2-7 | | Semiconductor (CMOS) | 1-14 | Binary Indicators | 2-7 | | Advantages/Disadvantages | 1-14 | Supplementary Binary Indicators | 2-7 | | Operating Voltages | 1-14 | Analog Indicators | 2-7 | | Input Protection Network | 1-15 | Supplementary Analog and Binary | | | Representative CMOS Gates | 1-15 | Indicators | 2-8 | | Transmission Gate | 1-17 | Miscellaneous Indicators | 2-8 | | Operating Speed | 1-18 | Internal Tagging | 2-8 | | Unused Inputs | 1-18 | External Pin Assignments | 2-8 | | CMOS/TTL Interface | 1-18 | | | 83322440 B | 3. D | ATA SHEETS | | | Sheets (by CDC Element | | |-------|-----------------------------------------|-------|---------------|-------------------------------------------------------|------| | Intro | duction | 3-1 | | | | | Data | Sheet Interpretation | 3-1 | (di | ivider) | | | | Sheet List | 3-1 | Data<br>Numbe | Sheets (by Vendor Reference<br>er) | | | (di | vider) | | | | | | | | APPEN | DIXES | 5 | | | Α. | Glossary of Microcircuit<br>Terminology | A-l | | | | | | | FIGU | RES | | | | 1-1 | Open-Collector Circuits and a Wired AND | 1-3 | 1-11 | FET Symbol | 1-14 | | | | | 1-12 | Typical CMOS Inverter | 1-14 | | 1-2 | Basic TTL Gates | 1-4 | 1-13 | Diode-Resistor Input Protection | 1-15 | | 1-3 | TTL NAND Circuit, Low-Power<br>Series | 1-5 | 1-14 | Typical CMOS R Gates | 1-16 | | 1-4 | TTL NAND Circuit, High-Speed<br>Series | 1-6 | 1-15 | Use of Transmission Gates in<br>J-K Flip-Flop Circuit | 1-17 | | 1-5 | TTL NAND Circuit, Schottky | | 1-16 | ECL-To-CMOS Interface | 1-19 | | 1-6 | Series TTL NAND Circuit, Low-Power | 1-6 | 1-17 | Typical CMOS Packaging | 1-20 | | 1-0 | Schottky Series | 1-7 | 1-18 | Simplified Op Amp Schematic | 1-22 | | 1-7 | TTL/ECL Interface | 1-8 | 1-19 | Op Amp Circuit Functions (3 sheets) | 1-24 | | 1-8 | Typical TTL Packaging | 1-9 | 1 20 | · | | | 1-9 | Typical ECL Gate | 1-11 | 1-20 | | 1-27 | | 1-10 | Typical ECL Packaging | 1-13 | 2-1 | Typical Logic Symbol | 2-1 | | | | | | | | vi 83322440 B # SECTION 1 GENERAL THEORY #### INTRODUCTION A microcircuit is an electronic circuit in a miniature package that performs a specific binary or linear function. Microcircuit complexity varies from a few logic gates to more than 100 gates on a single silicon The term small-scale integration (SSI) is sometimes used to refer to a level of complexity of up to 12 logic gates. Medium scale integration (MSI) refers to circuits containing from 13 to 100 gates. Large scale integration (LSI) generally indicates circuits containing 100 or more gates. These gates may be interconnected within a microcircuit to form flip-flops, multivibrators, etc., which in turn are further interconnected, again within an individual microcircuit, to form registers, counters, coders/decoders, multiplexers/ demultiplexers, etc. Thus it is possible for a microcircuit to provide simple gating functions (AND, OR, NAND, NOR) as in SSI, or to provide complex functions (registers, counters, arithmetic logic units, memories, etc.) as in LSI. # TRANSISTOR-TRANSISTOR-LOGIC (TTL) TTL microcircuits provide small physical size and high performance-to-cost ratio. Reliability also improves because relatively few interconnections are necessary. Most TTL microcircuits are of the monolithic type. That is, a complete circuit or group of circuits is fabricated on a single silicon chip. Another type of microcircuit is the hybrid. Hybrid circuits consist of small discrete components mounted on a ceramic substrate. A metallization pattern on the substrate forms the interconnections. Hybrid circuits usually appear in relatively small quantities. Ordinarily, microcircuits cannot be opened for repair or trouble-shooting. #### STANDARD TTL CHARACTERISTICS There are five series of TTL circuits: Standard, Low-Power, High-Speed, Schottky-Clamped and Low-Power Schottky TTL circuits. These series are functionally identical except for propagation time and power consumption. All five series are compatible; circuits from any series can interface with any other series. These series are described under their individual headings further in this section. A circuit of a series normally drives 10 circuits of the same series. However, combining circuits of different series varies the output drive capability (fan-out) from 1 to over 50. Typical values of the essential characteristics for all series are: | | Min | Nom | Max | |---------------------|-------|------|-------| | Supply voltage | +4.75 | +5.0 | +5.25 | | High output voltage | +2.4 | +3.3 | | | Low output voltage | | +0.2 | +0.4 | | High input voltage | +2.0 | +3.3 | | | Low input voltage | | +0.2 | +0.8 | The logic levels may be observed as indicated below, depending on the circuit load: HIGH - from +2.0 to +3.3 volts. LOW - from +0.2 to +0.8 volts. #### TRI-LEVEL CIRCUITS Tri-Level (tristate) circuits are similar to conventional TTL circuits. In addition to the normal high or low, tri-level circuits have a special control input that places the output of the circuit into an "off" (high impedance) state. In the off state, the circuit effectively disconnects from the output line. This characteristic is useful in a bus or party-line application where a number of driving circuits connect to a common transmission line, but only one circuit is active at any given time. A tri-level circuit draws significantly less input current when it is in the "off" state. #### OPEN COLLECTOR CIRCUITS AND WIRED LOGIC Some TTL microcircuits have an open-collector output. That is, the collector load or active pull-up portion of the ouput is not present. The output pin of the package connects only to the collector of an npn transistor. An open-collector output can go low only. It cannot drive the input of a following circuit high. To operate properly, an open-collector output must connect to an external pull-up resistor tied to Vcc. More than one open-collector output may connect to the same pull-up resistor to form wired logic. This is sometimes called "collector dotting". Figure 1-1 illustrates open-collector circuits and a wired - AND gate. Each gate accomplishes the NAND operation for active-high inputs, and the NOR operation for active-low inputs. The expression for the function performed at the wired output is $Y = \overline{AB+CD}$ or $\overline{Y} = AB+CD$ . Although sometimes referred to as "wired - OR" or "dot - OR", "wired - AND" is the correct description of the logic performed by this circuit. #### UNUSED INPUTS Generally unused inputs of TTL microcircuits are terminated in one of the following methods: - Unused inputs are connected to used inputs if this does not exceed the fan-out of the driving output, - unused inputs are connected to Vcc through a $1\,k\Omega$ resistor. The resistor protects the input from transients. Up to 25 inputs may be connected to one $1\,k\Omega$ resistor, - unused inputs are connected to the output of an unused gate. This output must always be high. - Unused inputs are connected to a separate supply voltage between 2.4 V and 3 V. Leaving unused inputs open degrades the switching and noise characteristics of TTL microcircuits. # **DUALITY OF FUNCTION** Figure 1-2 shows the four basic TTL gates (NAND, NOR, AND, OR). As implied by the logic symbols and truth tables, each of the two inverting gates may be considered as performing either the NAND function or the NOR function, depending upon which of the input states (high-or low-level) is regarded as being more significant—that is, "active". Likewise, the two non-inverting gates can perform either the AND or the OR function, depending upon the polarity of the active inputs. This principal of duality applies to all of the microcircuit families, not just to TTL. Later in this manual, these symbols are used in either representation to illustrate the logical construction of more complex circuits. When each of these composite circuits is constructed a new symbol is generated. These symbols are then used to construct yet a more complex circuit, such as flip-flops being used to construct registers, counters, etc. # **BASIC TTL CIRCUITS** Generally, all TTL microcircuits are derived by using combinations of the four basic (or "standard") gates shown on figure 1-2. These standard gates may be modified in various ways to meet the requirements for faster switching speed or lower power consumption. The several "series" thus produced are differentiated as follows: - XXX = Standard series - XXXL = Low-Power series - XXXH = High-Speed series - XXXS = Schottky Clamped series - XXXLS = Low-Power Schottky series The following paragraphs describe the characteristics of each series. Electrical schematic diagrams are included to show how the standard NAND gate (depicted at the top of figure 1-2) is modified for each series. The other basic gate types would, of course, undergo similar alterations. #### Standard Series Because of the effect of capacity, decreasing the impedance of a circuit tends to make the circuit switch faster. However, decreasing the circuit impedance also tends to increase power consumption. The Standard Series TTL attempts to compromise speed and power requirements. Typical switching speed is 10 ns. Power consumption is 10 mW per gate. The standard-series NAND gate, shown it the top of figure 1-2, operates as follows: If one or both inputs are low, Q1 conducts, bringing the base voltage of Q2 close to ground. Q2 turns off, causing Q3 to be off and Q4 to be on. Thus, the output is high. If both inputs are high, the base-collector junction of Q1 is forward biased. This allows current to flow through R1 into the base of Q2 turning Q2 on. When Q2 is on, base current flows into Q3, and it turns on, causing the output to be low. The multiple-emitter input transistor, Q1, replaces combinations of resistors, diodes, and transistors found in other types of logic. This configuration results in smaller size, which reduces stray capacity. Low stray capacity and low circuit impedances help to increase switching speed. At the output, Q3 and Q4 form an active pull-up or totem pole drive circuit. When the output is low, Q3 is saturated, providing a low source impedance. If the output is | INPUTS | | | | OUTPUT | | | | |--------|------|-----|-----|--------|--|--|--| | Α | В | C D | | Y | | | | | н | Н | х | x | L | | | | | х | x | н | н | L | | | | | L | × | L | × | н | | | | | L | × | х | L | н | | | | | × | L | L | x | н | | | | | х | L | х | L | Н | | | | | ~ . | - 10 | DEI | EVA | AIT | | | | X = IRRELEVANT 9K I A Figure 1-1. Open-Collector Circuits and a Wired AND Figure 1-2. Basic TTL Gates high, Q4 acts as an emitter-follower that also provides a low source impedance. This arrangement permits driving several loads and reduces the effect of capacity on switching time. #### Low-Power Series The low-power gate circuit is shown in figure 1-3. Typical switching speed is 33 ns, and power consumption is 1 mW per gate. Generally, an L suffix on the element identifier number indicates the low-power series. #### High-Speed Series Figure 1-4 shows the basic high-speed gate. Typical switching speed is 6 ns. Power consumption is 22 mW per gate. Usually, an H suffix on the element identifier indicates the high-speed series. #### Schottky Clamped Series Figure 1-5 shows the basic Schottky series gate. This series uses Schottky-barrier diodes as base-collector clamps. Clamping the collector prevents a transistor from saturating and thereby improves switching time. Switching time is 3 ns and power dissipation is 20 mW per gate. An S suffix on the element identifier indicates the Schottky series. Figure 1-3. TTL NAND Circuit, Low-Power Series Figure 1-4. TTL NAND Circuit, High-Speed Series Figure 1-5. TTL NAND Circuit, Schottky Series #### Low-Power Schottky Series The low-power Schottky gate is shown in figure 1-6. The suffix letters LS on the element identifier denote this series of microcircuit. The LS series offers a happy substitute for the standard TTL microcircuits, and in fact enjoys the best speed-power product of any of the five TTL series. Switching time is typically 9.5 ns per gate (as against 10 ns for the standard series), while power dissipation is 2 mW per gate as opposed to 10 mW for the standard TTL gate. # LOGIC INTERFACE CIRCUITS Special microcircuits are used to interface different families of microcircuits. In the case of interfacing TTL (logic levels of HIGH = +3.3 volts, LOW = +0.2 volt) to ECL (logic levels of HIGH = -0.5 volt, LOW = 1.75 volts), circuits such as illustrated in figure 1-7 are used. Figure 1-6. TTL NAND Circuit, Low-Power Schottky Series Figure 1-7. TTL/ECL Interface 1-8 # TTL PACKAGING TTL microcircuits are manufactured in several physical configurations. Three common ones are the dual-in-line packages, flat packages, and plug-in packages. These units are hermetically sealed and have from 8 to 40 pins. Flat packages and plug-in packages are available with various numbers of leads. Figure 1-8 shows an example of each package. Figure 1-8. Typical TTL Packaging 1--9 # EMITTER-COUPLED-LOGIC (ECL) The emitter-coupled-logic (ECL) microcircuit is, by design, nonsaturating, and therefore avoids transistor storage time and its attendant speed limitation, characteristic of transistor-transistor logic (TTL). The high speed of ECL microcircuits has either or both of two characteristics; switching rates of over 50 megahertz and/or gate propagation delays of less than 6 nanoseconds. In general, the gate propagation delays of ECL logic are approximately 2 nanoseconds. Some of the salient features of ECL microcircuits are as follows: - High input impedance/low output impedance properties enable large fanout and versatile drive characteristics. - Minimal power supply noise generation due to differential amplifier design. - Nearly constant power supply current drain. - Minimal crosstalk due to low-current switching on signal path. - Low on-chip power consumption (e.g., less than 8 milliwatts in some complex function chips) - No line drivers needed due to open emitter outputs of ECL - Capability of driving twisted pair transmission lines of up to 1000 feet in length. - Simultaneous complementary outputs available at logic element output without using external inverters. #### LOGIC AND POWER LEVELS | | Nom | Min | Max | |-----------------------------------|--------|--------|--------| | Supply voltage $({ m V}_{ m EE})$ | -5.2 | | | | Noise immunity | * | * | * | | High output voltage | -0.924 | -0.96 | -0.81 | | Low output voltage | -1.75 | -1.65 | -1.85 | | High input voltage | | -1.105 | | | Low input voltage | | -1.85 | -1.475 | <sup>\*</sup>Noise immunity of a system involves line impedances, circuit output impedances, propagation delays, and noise margin specifications. Noise margin is a dc parameter calculated from specified points tabulated on an ECL data sheet for the particular microcircuit in question. #### CIRCUIT THEORY A typical ECL gate circuit is shown in figure 1-9 and consists of a differential amplifier input circuit, a temperature and voltage compensated bias network, and emitter-follower buffering transistors for transmission line driving. To explain operation of the gate, each of the major sections is discussed in the following paragraphs. The differential amplifier is an emittercoupled current switch consisting of transistors Q1 through Q5. The multiple gate inputs provide an OR function (Q1 through Q4) which is amplified by current switch Q5. To understand the gate's operation, assume that all gate inputs are low (-1.75 V and Q1 through Q4 therefore cutoff). Under this condition, Q5 is forward biased, the base being held at -1.29 volts by the bias supply voltage $(V_{BB})$ , and its emitter is at one diode voltage drop (0.8 V) more negative than its base (-2.09 volts total). The base-to-emitter differential then becomes the difference between the low logic level (-1.75 V) and $V_{BB}$ (-1.29 V), or 0.34 volt. Since this voltage is less than the threshold voltage to turn Ql through Q4 on, they remain in the cutoff state. The current through Q5 will be about 4 milliamperes with a voltage of -2.09 volts at the emitter nodes of Ql through Q4 using an emitter resistor RE of about 780 ohms. The emitter-follower outputs buffer the current switch from loading and restore output voltages to proper ECL levels. The OR output is obtained through Q8 producing the low-level logic signal of -1.75 volts. Similarly, the NOR output is obtained through Q7 producing the high-level logic signal of -0.924 volt. When any or all of the logic inputs is switched to the high logic level, the appropriate input transistor turns on, a current flows through resistor RCl in the differential amplifier, and transistor Q5 cannot sustain conduction due to forward biasing, so is cut off. After translating through the emitter followers, the NOR output is a nominal -1.75 volts and the OR output a nominal -0.924 volt. The differential action of the switching transistors (one section off when the other is on) produces simultaneous complementary signals at the output. Figure 1-9. Typical ECL Gate The bias network provides a reference voltage (VBB) of -1.29 volts. This network compensates for variations in power supply voltage and temperature changes to ensure that the bias voltage threshold point remains in the proper operating region. #### LOADING CHARACTERISTICS The differential input to ECL circuits offers several advantages. Its common mode rejection feature offers immunity against power supply noise, and its relatively high input impedance enables any circuit to deterioration of noise margins. The dc loading factor (the number of gate inputs of the same family that can be driven by a circuit output) for ECL circuits is 90. While dc loading causes a change in output voltage levels, thereby tending to affect noise margins, ac loading increases the capacitances associated with the circuit, and therefore affects circuit speed. For ECL circuits, best performance at fanouts of greater than 10 will occur with the use of transmission lines. The propagation delay and rise time of a driving gate are affected very little by capacitance loading along a matched parallel-terminated transmission line. However, the delay and characteristic impedance ( $\mathbf{Z}_{O}$ ) of the transmission line itself are affected by the distributed capacitance and loading due to stubs off the line. Maximum allowable stub lengths for loading of an ECL transmission line vary with line impedance. For example, a transmission line with a $\mathbf{Z}_{O}$ of 50 ohms will accept stubs 4.5 inches (114.3 mm) long. When the $\mathbf{Z}_{O}$ of the line is changed to 100 ohms, stubs may be only 2.8 inches (71.1 mm) long. The input loading capacitance of an ECL 10109 is 2.9 picofarads. Therefore, fanouts in a non-transmission line environment should be limited to a maximum of 10 loads due to line delay increases which in turn limit speed. #### UNUSED INPUTS The input impedance of the differential amplifier used in the typical ECL circuit is high when the applied signal level is low. Under low signal conditions, any leakage to the input capacitance of the gate may cause a gradual buildup of voltage on the input lead, thereby adversely affecting switching characteristics at low repetition rates. All but a few of the ECL circuits contain input pull-down resistors between the input transistor bases and the -5.2 volt power supply (VEE). Therefore, unused inputs may be left unconnected because leakage current is dissipated by the resistor, keeping inputs sufficiently negative so that circuits will not trigger due to noise coupled into those inputs. Input pull-down resistors must not be used as pull-down resistors for preceding open-emitter outputs. If an ECL circuit (such as the 10116) does not contain input pull-down resistors, one input of a circuit must be connected to the reference bias supply voltage $(V_{\mbox{\footnotesize{BB}}})$ and the other input to $V_{\mbox{\footnotesize{EE}}}$ . #### WIRED LOGIC Wired-OR gates can be produced in ECL microcircuits by wiring output emitters together (to a maximum of 10) outside their respective packages. Wired-OR gates can be connected directly to a bus, also. Propagation delay is increased by approximately 50 picoseconds per wired-OR gate. To economize on power dissipation, a single output pull-down resistor is used per wired-OR gate. Normally, wired-OR gates are connected between gates on the same logic board. #### **ECL PACKAGING** ECL microcircuits are manufactured in a variety of physical configurations. Two of the more common ones used for the ECL microcircuits described in this manual are the ceramic dual in-line and the plastic dual in-line cases having both 16 and 24 pins, depending upon the size of the package. Figure 1-10 illustrates these packages. 1-12 83322440 A 16-PIN DUAL INLINE PLASTIC (CASE 648) 16-PIN DUAL INLINE CERAMIC (CASE 620) 24-PIN DUAL INLINE PLASTIC (CASE 649) 24-PIN DUAL INLINE CERAMIC (CASE 623) 9K 10 Figure 1-10. Typical ECL Packaging 83322440 A # COMPLEMENTARY METAL-OXIDE SEMICONDUCTOR (CMOS) CMOS microcircuits use four-terminal, enhancement-type field effect transistors (FETs), the symbol for which is given in figure 1-11, to form the basic inverter. P - CHANNEL Figure 1-11. FET Symbol As shown in figure 1-12, a complementary inverter may be formed by applying the input signal to the gates of two opposite-polarity FETs. Figure 1-12. Typical CMOS Inverter In this circuit, a low input signal turns the N-channel transistor Ql off, and turns the P-channel transistor (Q2) on. The output is shorted to the positive supply, but virtually no load current is drawn if the load is assumed to be another CMOS device with high-impedance input. When the input signal goes high, Ql is turned on and Q2 is turned on. The output is pulled to ground, but no steady-state current is drawn. Power dissipation in the circuit is thus limited to the crossover points as the device changes state, and with proper design is typically 2 nanowatts per gate. #### ADVANTAGES/DISADVANTAGES #### Advantages 9K11 9K I2 - High circuit density - High noise immunity - Lower power dissipation (2.5 nW per gate, typical) - High fan-out to other CMOS elements (>50) - Logic swing independent of fanout - Input threshold is constant over wide temperature range (5% variation, typical) # Disadvantages - Fabrication complex and more costly than TTL or ECL - Buffering required when driving several TTL loads - Level translation required when driving ECL loads - Characteristic complementary output configuration precludes use of "wired OR" schemes. - Inputs extremely electrostatic sensitive -- require special precautions when handling. #### **OPERATING VOLTAGES** An additional advantage of the CMOS family is its wide range of operation voltage ( $V_{\rm DD}$ ), which may vary from 3 V dc to 16 V dc although, as is shown later, operating speed suffers for the lower supply voltages. Noise immunity is typically 45% of the supply voltage. The range of input and output voltages is shown below for a Vcc of +5 V. | | Min | Nom | Max | |---------------------|------|-----|------| | High output voltage | 4.99 | 5.0 | | | Low output voltage | - | 0 | 0.01 | | High input voltage | 3.5 | 5.0 | - | | Low input voltage | _ | 0 | 1.5 | #### INPUT PROTECTION NETWORK CMOS devices can be seriously damaged if subjected to high electrical fields in the gate oxide region. Any potential over about 100 V between the gate and the substrate breaks down the oxide, resulting in permanent damage. The input protection network shown in figure 1-13 protects the CMOS against voltages in the hundreds region, which is normally sufficient for ICs mounted on a circuit card that is already plugged into a logic-chassis connector. When removing, replacing, shipping, or otherwise handling these electrostatic-sensitive cards, special precautions should be observed to prevent static buildup between the handler and the card. These precautions are outlined in the maintenance manual for any equipment using such cards. The CE is strongly advised against attempting to remove and replace CMOS ICs on these cards; adequate measures to avoid harmful electrostatic discharges during such repair procedures are simply not realizable in the field. The diode-resistor input protection network shown in figure 1-13 is built into every external input lead as part of the fabrication process. The circuit, while adding some delay time, provides protection by clamping positive and negative potentials to $V_{\rm DD}$ and ground, respectively. (The protection network is not usually shown in CMOS electrical schematic diagrams.) The series isolation resistor, RS, is typically 1500 ohms. Diodes D1 and D2 clamp the input voltages between Vcc and ground. Diode D3 is a useful parasitic structure resulting from the diffusion fabrication of RS. The 6 to 7 ns delay of RS allows excess energy present at the input pin to be diverted through the protective diodes before reaching the sensitive gate dielectric. Diodes D1 and D2 have a sharp 30-35 volt avalanche breakdown characteristic. Positive (breakdown mode) and negative (forward conduction) over-voltage protection, with respect to ground when VDD is open, is provided by D1. Diode D2 similarly provides positive (forward conduction) and negative (breakdown mode) protection with respect to Vpp when ground is left open. Both diodes limit the applied voltages to well within the critical breakdown potentials of the gate dielectric. The avalanche characteristic of D3 and D4 is typically 120 V. # REPRESENTATIVE CMOS GATES Figure 1-14 contrasts a 2-input NAND with a 2-input NOR. The dashed-line boxes enclose the output buffer that is usually a part of the gate. Buffering achieves high performance, standardized output drive, highest noise immunity, and decreased sensitivity to output loading. Figure 1-13. Diode-Resistor Input Protection 9K14 Figure 1-14. Typical CMOS Gates #### TRANSMISSION GATE The transmission gate (TG) is a valuable tool in CMOS design. Two representations of the gate, as found in vendor literature, are shown below. The symbol on the left is used in functional diagrams in this manual. The two control inputs, one on the top and the other on the bottom of the symbol, are most usually fed complementary signals. A high on the top control input turns the gate off; a high on the bottom control input turns the gate on. A typical use of the transmission gate is shown in figure 1-15, which depicts a positive-edge-triggered J-K master-slave FF (circuit 4027). Here, four transmission gates are controlled by complementary clock signals (G, G). When the clock is low, TGl and TG4 are on, while TG2 and TG3 are off. This logically disconnects the Master from the Slave. Gates 3 and 4, however, are cross-coupled through TG4 (which is on), and the output state remains stable. Assuming that the S and R inputs are inactive, TG1 transmits the state of the J and K inputs to Gates 1 and 2. When the clock goes high, TG2 and TG3 turn on, while TG1 and TG4 turn off. Now gates 1 and 2 are cross-coupled through TG2, and latch into the state they held when the low-to-high clock transition took place. With TG3 on, the logic state of the Master section (output of Gate 1) is fed through an inverter to the Q output. Simultaneously, the $\overline{\mathbb{Q}}$ output receives the double inverted output of Gate 1. Figure 1-15. Use of Transmission Gates in J-K Flip-Flop Circuit #### OPERATING SPEED Propagation delay and rise/fall times are functions of the device temperature, operating voltage, and output load capacitance. Delay and transition times increase approximately 1/4 of one percent for each degree Celsius above +25°C, and decrease approximately as the inverse of the operating voltage. For a given VDD, the rise, fall, turn-on and turn-off times are about equal for a load capacitance of 15 picofarads and increase at different rates above that point. The table below gives representative figures. #### DELAY/TRANSITION TIMES FOR VARIOUS OPERATING VOLTAGES | Time | V <sub>DD</sub> = 5 V | | V <sub>DD</sub> = 10 V | | V <sub>DD</sub> = 15 V | | | | | | |-------------|-----------------------|-----|------------------------|----|------------------------|-----|----|----|-------|----| | Measured | Load Capacitance | | | | | | | | Units | | | | 15 | 50 | 100 | 15 | 50 | 100 | 15 | 50 | 100 | pF | | Turn off/on | 60 | 120 | 200 | 20 | 40 | 65 | 10 | 25 | 40 | ns | | Fall | 60 | 130 | 220 | 30 | 60 | 110 | 20 | 40 | 70 | ns | | Rise | 60 | 220 | <b>∽</b> 320 | 30 | 90 | 170 | 20 | 60 | 120 | ns | #### UNUSED INPUTS Unused CMOS inputs should be connected to an appropriate logic voltage, depending upon the function of the logic device. Unused NAND inputs should be connected to the +5 V bus, unused NOR inputs to ground. This prevents the input protection structure from floating to some undesired voltage level that prevents the device from functioning properly. In addition, "floating" inputs may be subjected to electrostatic potentials that will permanently damage the device. # CMOS/TTL INTERFACE The majority of CMOS devices will not sink the 1.6 mA required for the logical zero input (+0.4 V) to a TTL device. The sinking capability is usually increased by using a 2- or 4-input NOR gate (CMOS) to drive the TTL input. For multiple TTL inputs, special CMOS buffers are used. Sourcing the $\mu\text{A-}\text{range}$ needed for a TTL logical one is no problem for the CMOS device. When converting from TTL to CMOS, it is important that the TTL output device does not source other TTL circuits, but only the CMOS input. (Sourcing 400 $\mu\text{A}$ for a TTL logical one drops the TTL output to about 2.4 V, considerably below the 3.5 V CMOS threshold required for a logical one.) Sourcing the 10 pA for a CMOS logical one results in a TTL output of around 3.6 V. This is adequate, but provides little noise margin. For this reason, a 2000-ohm pullup resistor is usually inserted between the TTL output and Vcc. ## CMOS/ECL INTERFACE The -5.2 V typical for an ECL supply is easily handled by a CMOS device. If higher negative voltages are advisable because of required CMOS speed, a diode clamp on each ECL input is required to prevent the input from going below the -5.2 V ECL supply. Level translation is required when going from ECL to CMOS. The 800-mV output swing of an ECL device is not sufficient to drive a CMOS input, so a pnp transistor is used (figure 1-16). A diode in series with the transistor's emitter provides a reverse bias of about 900 mV, which is beyond the output voltage typical of an ECL logical one (-0.924 V). The transistor switches from about -0.9 V to -5.2 V, which is well within the -1.7 V typical for an ECL logical zero output. #### CMOS PACKAGING CMOS microcircuits are manufactured in dual-inline ceramic (DIC) and dual-inline plastic (DIP) packages with 14, 16, or 24 pins. Figure 1-17 shows the various packaging dimensions. Figure 1-16. ECL-To-CMOS Interface 16-PIN DUAL INLINE PLASTIC (DIP) (CASE 648) 16-PIN DUAL INLINE CERAMIC (DIC) (CASE 620) 14-PIN DUAL INLINE PLASTIC (DIP) (CASE 646) 14-PIN DUAL INLINE CERAMIC (DIC) (CASE 632) 24-PIN DUAL INLINE PLASTIC (DIP) (CASE 709) 24-PIN DUAL INLINE CERAMIC (DIC) (CASE 684) 9K I6-2 9K16-1 83322440 A Figure 1-17. Typical CMOS Packaging # **OPERATIONAL AMPLIFIERS** #### INTRODUCTION The operational amplifier (op amp) is a highgain integrated circuit that can apply signals ranging in frequency from dc to its upper frequency limit, which may be more than one megahertz. It is used frequently in a disk drive as a linear amplifier of servo analog signals. Because of its versatility, however, it has multiple applications. The op amp approaches the following characteristics of an ideal amplifier: - 1. Infinite voltage gain - 2. Infinite input resistance - 3. Zero output resistance - 4. Zero offset: output is zero when input is zero - 5. High bandwidth frequency response #### BASIC CIRCUIT ELEMENTS Figure 1-18 is a simplfied schematic of a typical op amp with its basic feedback network. Detailed circuit analysis information may be obtained by referring to the manuals prepared by the applicable manufacturers. #### INPUT STAGE All op amps utilize a differential amplifier in the input stage. This circuit may be relatively simple, as shown, or may consist of multiple circuits with FETs or Darlington-connected transistors. The advantage of this type of amplifier is that it amplifies the difference between the two input signals. For example, if 10 mV are applied to the non-inverting input while 9 mV are applied to the inverting input, the 1 mV difference is amplified. The amplification, which may be a voltage gain of up to 100000, is linear until the op amp saturates or until increasing frequency causes rolloff. If the same input is applied to both input terminals, the signal is referred to as the common-mode input signal. In the preceding example, 9 mV is the common-mode input, while 1 mV is the differential input. In the ideal op amp, the output is zero with identical inputs; only the difference (1 mV in this case) is amplified. Since the common-mode input is not amplified, signals common to both, such as noise and hum, are cancelled. #### SECOND STAGE Not all op amps have a second stage. If used, however, it may contain additional amplification and level shifting. #### **BASIC CIRCUIT FUNCTIONS** Resistors Rl and R2 provide degenerative feedback to control the overall gain of the circuit. As long as the ratio R2/Rl is low compared to the open loop gain at the operating frequency, circuit gain is independent of the characteristics of the specific op amp. Rapid analysis of this circuit is possible if two basic principles of op amps are assumed: - Insignificant current flows into either input terminal; therefore it is assumed to be zero. - The differential voltage (V3) is insignificant and therefore is assumed to be zero. Rule #1 may be presumed since the input impedance is very high. As a result, all current (II) entering the summing point must leave it (I2). These currents are: I1 = V1/R1 I2 = -V4/R2 The minus (-V4) indicates that the output is the inversion of the input. Since no current flows into the op amp, Il must be equal to I2. By Ohm's Law: $$V4/V1 = -R2/R1$$ or $V4 = -V1$ (R2/R1) Therefore, the output is simply the ratio of R2/R1. This linear output/input relationship holds true as long as the input (V1) is not of sufficient amplitude to saturate the op amp. Resistor R2 is frequently shunted by a capacitor. This controls the roll-off characteristics of the circuit where the full op amp bandwidth is not required. The effective feedback to the input is the resistance of R2 in parallel with the capacitive reactance of C1. Capacitive reactance decreases as frequency increases. Therefore, as frequency increases, the effective impedance of R2/C1 decreases to reduce overall gain. - NOTES; (1) TO COMMON CONSTANT-CURRENT SOURCE. - 2 NOT APPLICABLE TO ALL TYPES. REFER TO MANUFACTURE'S DATA SHEET. - TJI33A R3 = R1 R2 R1+R2 Figure 1-18. Simplified Op Amp Schematic If Cl is large enough, its charging time becomes more of a factor. The output cannot react as fast as the input may change. This is the integrating or low pass function. For example, doubling the frequency halves the gain. The output is the mathematical integral of the input when the effects of Cl predominate over the effects of R2. Thus, if the input voltage is proportional to velocity, the output is proportional to distance. Since there is actually a slight current (measured in nanoamperes) entering the differential stage, the difference or unbalance between the two input currents would be amplified. This results in an error known as dc offset; that is, the output would be non-zero with a zero common-mode input. If, however, the currents are made equal, that is, the same input impedance is presented to both, they are therefore common-mode and are cancelled. Resistor R3 is selected to balance out the offset voltage and current by making the impedance to ground of the two inputs equal. Rule 2 holds true as long as feedback is provided by R2 or its equivalent. As long as the amplifier is not saturated, it will adjust its output voltage to maintain the differential voltage V3 at zero. Therefore, the summing point is at V2. Since V2 is usually at ground potential, the summing point is also at ground. This is a virtual ground; that is, it is at ground potential even though there is no connection between this point and true ground. If the summing point is monitored with an oscilloscope, little or no signal can be observed. Typical op amp circuit functions are illustrated in figure 1-19. #### SCHMITT TRIGGER CIRCUITS Operational amplifiers can also be connected in the Schmitt trigger configuration (figure 1-20). Note that the degenerative feedback path is not provided. It is replaced by a regenerative feedback path. This is the open-loop configuration: if the voltage at the non-inverting input is greater than the voltage at the inverting input, the output is saturated at its most positive value. Reversing the inputs causes the circuit to slew (change) at its maximum possible rate to saturate negatively. All Schmitt triggers have hysteresis. Hysteresis is supplied by regenerative feedback from the output to the non-inverting input. Consider A376 of figure 1-20. Assume the voltage at A is zero. A voltage divider network (not shown) sets point B at +1.28 V. Without feedback and, since the non-inverting input is more positive than the inverting input, the output is saturated positively. As the input A goes more positive, the output does not change until A equals B (+1.28 V). The differential voltage is then zero, so the output starts to switch to a zero-volt output. However, there is now a path from Y to B; the B input becomes less positive than the A input. The output very quickly saturates negatively. With about -14 V available at Y, the voltage at B is reduced to +1.10 V. The input must now swing to less than +1.10 V for the output to change its state back to positive saturation. The remaining circuits work in a similar manner. MINUS SIGN (-) INDICATES THAT OUTPUT IS INVERTED. 7J9I-IA Figure 1-19. Op Amp Circuit Functions (Sheet 1 of 3) Figure 1-19. Op Amp Circuit Functions (Sheet 2 of 3) Figure 1-19. Op Amp Circuit Functions (Sheet 3 of 3) LOOP VOLTAGE GAIN (AV). AV & 10,000, VOUT CANNOT ACTUALLY EXCEED THE SATURATION VOLTAGE (VSAT), WHICH IS ABOUT 2 VOLTS LESS THAN THE SUPPLY VOLTAGE. 7J91-3A Figure 1-20. Op Amp Used as Schmitt Trigger # SECTION 2 LOGIC SYMBOLOGY #### GENERAL Logic symbols are used to portray various types of electronic circuits and are composed of the following parts: - Symbol outline - Qualifying symbol(s) - Modifier(s) - Indicator(s) - Internal tagging information - External pin assignments All of these items are briefly explained in the following paragraphs. As is shown in figure 2-1, the symbol outline merely determines the limits and shape of the logic symbol. In some cases, the outlines used to represent certain functions in a logic diagram set will differ from the standard ones shown in this manual. However, the pin numbers and meanings are the same. The qualifying symbols shown in the figure denote basic operations being performed by the function. A l indicates an OR circuit, while an & indicates an AND circuit. A complete listing of the many meanings of qualifying symbols appears later in this explanation. In some cases, a functional name may replace a qualifying symbol (e.g., ALU, meaning Arithmetic Logical Unit.) The qualifying symbol appears in the neck of the common control block of certain symbol outlines, as shown. #### QUALIFYING SYMBOLS Qualifying symbols and functional names used in binary combinational logic are listed below. Combinational logic means that for each function or interconnection of binary functions at the input of a logical device, there corresponds only one binary state at its output. Figure 2-1. Typical Logic Symbols # COMBINATIONAL LOGIC QUALIFYING SYMBOLS - 8 -Wired AND: Same as AND gate above except that AND function is accomplished by wiring outputs together rather than by using gates involving other elements. Output of a Wired AND cannot be an input to a Wired OR. - 1-OR: Output of element assumes its active state IFF one or more of its inputs assumes its active state. - 1-Wired OR: Same as OR gate above except that OR function is accomplished by wiring outputs together rather than by using gates of other elements. - =1-Exclusive OR: Output assumes its active state IFF one of its two inputs becomes active. - ≥m-Logic Threshold: Output assumes its active state IFF the number of inputs which assume their active states reaches or exceeds the number (m) specified in the qualifying symbol. - =m-m and only m: Output assumes its active state IFF m of its n inputs (where n > m) assume their active state. - =Logic identity: Output assumes its active state IFF all inputs assume same state. - 2K+1-Odd and only odd: Output assumes its active state IFF an odd number of inputs assume their active states. - 2K-Even and only even: Output assumes its active state IFF an even number of inputs assume their active states. - X/Y-Level converter: Converts binary signal of one pair of states to corresponding levels of second pair of logical states. - X-Y-Coder: Input code X converted to output code Y per weighting technique of modifiers or table. Logic sets using common control block as shown here may use the functional name CODER. - X MAX-Y-Priority Coder: An element with multiple inputs and outputs in which resultant outputs are a representation of the active input with the largest coefficient. - DEMUX-Demultiplexer: A function or array of functions in which data input is selectively routed to one of several outputs as determined by control lines. - MUX-Multiplexer: A function or array of functions in which control lines determine which one of several inputs is selectively routed to the output. - ALU-Arithmetic and Logic Unit: Performs either arithmetic or logic functions (or both) according to internal notations or by external reference data. #### SEQUENTIAL LOGIC QUALIFYING SYMBOLS Qualifying symbols and functional names designated as sequential logic qualifiers are listed and explained below. Sequential logic means that for at least one combination of states of the input(s), there exists more than one possible state of the output(s). Outputs are also affected by time and previous internal states of the element as well as the normal inputs. - Schmitt trigger: Output of element assumes its active state IFF its hysteresis type input exceeds its active threshold value as it changes from inactive to active state. One threshold exists for positive-going signals, and another for negative-going signals. - 1 \_\_\_ Monostable element: A one-shot monostable retriggerable multivibrator which assumes its active state if the input changes from inactive to active state. Its output remains active for time period determined by element characteristics and externally connected RC components. It may be reset at any time by an input labeled R (Reset). - OR assumes its active state only after the period of time (m) following the transition of the input to its active state. Output reverts to inactive state only after time period (m or m' in alternate symbol) following the transition of the input to its inactive state. If one or both delay times are not fixed values, they are indicated by $t_1$ or $t_2$ , as appropriate. Where tapped delays are used and delay time is equal in both directions, the appropriate time period replaces m in first version of symbol and a corresponding numerical value of delay is used as an output modifier. The second version of the qualifying symbol is used IFF delays are unequal in opposite directions. #### **EXAMPLES:** Both zeros and ones are delayed by 35 nsec. Zeros delayed by 30 nsec when input becomes a 0. Ones delayed by 200 nsec when input becomes a 1. (No Symbol) Flip flop: A binary element with two stable states. One is called set (or active) state and the other is reset (or inactive) state. Flip flops are identified by one or more of the following input signal modifiers: C,D,J,K,R,S,T. -Register: An array of flip flops having common input connections, such as reset, clock, or other gating functions. -Shift Register: m arrays of flip flops, each containing m' bits. The SR has at least one input used for transferring information in a specified direction from one bit position to another. The direction of shifting and number of bit positions shifted is indicated by input modifier which activates the shifting. IFF the shift register is dynamic, the qualifying symbol (> SRm-m') is used. Counter: An array of flip flops in which the states represent a number that may be increased or decreased by inputs designated by +m or -m. The counter modulus is indicated by the number used to replace m. Memory: An addressable array of flip flops in which input(s) and output(s) are multiplexed to and from bit positions. The number of addresses at which bits are located is indicated by address (A) modifier suffixes in common control block. Number of bits at each address is indicated by number of flip flops abutted vertically to common control block. # ANALOG QUALIFYING SYMBOLS AND FUNCTIONAL NAMES - >m Amplifier: A single input amplifier having a gain of m. Inversion of the signal is indicated by an N at the appropriate input or output(s). - ∑⊳m Summing or Differential Amplifier: The basics of single input amplifiers apply, but with additional provision for multiple inputs. Output is algebraic sum of weighted values of inputs, times the gain factor m. Weighting values are implied to be unity if omitted from symbol. - ∫⊳m Integrating Amplifier: An amplifier whose output is proportionate to the integral parts of the input signal times the gain factor m. - >m or Threshold or Comparator: A circuit ><m' with one analog input that provides an output proportional to the amount the input passes a predetermined threshold (applies to analog circuits). For comparator circuits, the binary output remains inactive until the input either exceeds or becomes less than a predetermined value. In the symbol, m is replaced by the applicable value and units of measurement. Threshold circuits and comparators are differentiated from each other by indicators or modifiers at their outputs. Directly to the right of the symbol outline, the threshold circuit (analog output) may have an N or N indicator while the comparator (binary output) may have either a # or indicator. If the output connects to another input across a common boundary line, the threshold circuit output is indicated by an N or P; the comparator output by a polarity (\(\sigma\)) indicator, or by a modifier such as G,R, or S, or by a - (minus) across the common boundary line. #### NOTE N is never used with single-input threshold or comparator circuits. - |\infty| > m Rectifying Threshold Circuit: |\sum\_{|>m} Analog output is proportional to the amount the rectified input exceeds the predetermined value, m. - N/# Analog to Digital Converter: Summation of the weighting factors of the active binary outputs is a representation of the analog inputs. The minimum value of analog input that corresponds to all weighted outputs inactive, and the maximum value of analog input that corresponds to all weighted outputs active, is indicated next to the symbol. For example: ALL HI=+9.96V If pin 1=+9.96V relative to pin 2, all outputs will be HI. If pins 1 and 2 same voltage, all outputs will be IO. - #/N Digital to Analog Converter: Analog output is a representation of the summation of the weighting factors of the active binary inputs. A voltage value is stated next to symbol as it is for A/D converter previously explained. - \\#- Optical to Digital Converter: The binary output is active for analog or binary light inputs greater than stated threshold value. The binary output is in active for inputs less than thres hold. The output is indeterminate for light input values within the defined threshold tolerance of the element. - #/\lambda Digital to Optical Converter: The optical output has the highest light intensity for an active binary input and the lowest intensity for an inactive binary input. - \( \lambda / \lambda Optical to Analog Converter: The analog output (No N indicator) is more positive in proportion to increasing analog light inputs, and conversely more negative for decreasing light inputs. - Π/λ Analog to Optical Converter: The optical output has an increasing light intensity in proportion to the analog input (No N indicator) becoming more positive and a decreasing light intensity in proportion to the analog input becoming more negative. - mVR Regulator or Reference: The outmAR put provides a regulated or reference value of m amperes or m volts including the effect of external components. - m Delay element: An analog function similar to that used in Sequential Logic except that the delayed output is not usable for unequal delays in both positive and negative directions, but must allow for continuous analog values (not just binary states). A value or a time unit such as ns replaces the time delay period, m. - Bilateral Switch: A binarycontrolled switch which passes or blocks analog or binary signals in either direction. It passes signals if the affecting inputs are active and does not amplify. - F>m- Amplifier: An amplifier with special transfer functions. Mathematical symbols are preferred as a replacement for F. Appropriate values are used to replace m. Some typical functions for F are: SIN Sine COS Cosine d/dt differentiation / integration ∩<sup>m</sup> exponential power LN Log natural LOG<sub>10</sub> Logarithm to base 10 × multiply divide m m band pass m m band reject m/m positive & negative clamping function m/m bidirectional threshold circuit resonant circuit notch filter #### GENERATOR QUALIFYING SYMBOLS The following symbols apply to both binary logic or analog functions. G - Generator: A cyclic or static signal source as indicated by m. The m is replaced by an appropriate graphical signal or static value generated. The m' is replaced by the frequency, such as 6 kHz. Some typical graphics for m are: # OTHER QUALIFYING SYMBOLS /m - Variable Parameter Function: A parameter of the basic function, m, is variable. m\* - Incomplete Symbol: A symbol requiring additional information to interpret, but with similarity to any symbol m shown. #### MODIFIERS Modifiers are identifiers used to describe any special relation of an input or output to other input(s) or output(s) and/or to the qualifying symbol. They pertain to the virtual inputs or outputs as contrasted to indicators which pertain to the real or measurable inputs or outputs. All modifiers (except the inhibit) are placed inside the symbol outline. The inhibit modifier is placed outside the symbol (see below). #### **BASIC MODIFIERS** Unless otherwise noted, the basic modifiers described in the following paragraphs are active, IFF: - Their input is active and the necessary A,C,F, and G affecting inputs prefixing the modifier are also active according to dependency notation, or, - One or more of the V (OR) relationship affecting inputs prefixing the modifier are active. - D Data: Analog or binary input clocked in by a control (C) input. - E Extender: Input or output used to expand the inputs of one element with outputs of another. - I Initial Conditions: An analog initial conditions input which is always gated by a control (C) input, and whose analog value causes the sequential analog function to take on a proportionate analog value. - S Set Input: A binary input that causes a sequential analog or binary element (such as a flip flop) to assume its set condition. - T Toggle Input: A binary input that causes a flip flop or other sequential binary function to change its state each time the T input assumes its active state. - R Reset Input: A binary input that causes a sequential analog or binary element (such as a flip flop) to assume its reset condition. - J Input: A binary input analagous to the S input, but modified such that if both J and K inputs assume their active states simultaneously, the flip flop changes to the opposite state. - K Input: A binary input analogous to the R input, affecting a flip flop in the same way as a J input. - Divisor Input: An analog divisor input for use with a function that includes analog division. - Parameter Input: An analog input which controls a variable characteristic of the function as denoted by the qualifying symbol or by tagging. - +m, Increment or Decrement Input: A -m binary input that causes the states of flip flops serving as a counter to change the binary number by +m or -m each time the +m or -m input is active. - Inhibit Input: A binary input used to block the active state outputs of a non-sequential binary function. - m ¬ Output Delay: A binary output which changes state only after the refer enced input (m) returns to its in active state (whether HI or LO). - Øm Phase Relationship: A binary output which is active according to the phase relationship denoted by m. - (m) Coincident Input or Output: A restrictive modifier that is not associated with any input or output, but restricts the number of inputs or outputs which may be active simultaneously. # **DEPENDENCY MODIFIERS** Dependency notation is a means for obtaining simplified symbols to represent complex elements by denoting the relationships between inputs, or between inputs and outputs, without showing all elements or interconnections. The input or output that is dependent upon another input is called the affected input or output, and the input on which it depends is called the affecting input. An affecting input has an effect only on those inputs or outputs which relate to it according to the notations discussed in the following paragraphs. - A Address: A binary affecting input, or affected input(s) and output(s) used as data ports of addressable memories. - C Control (Clock): A binary affecting input or affected input(s) used where more than a simple AND relationship is implied to those inputs or outputs labeled with the same identifier. Also, it is used as a data gate as contrasted to an active state gate (See G). - G Gate or AND: A binary affecting input having an AND relationship to the active state. Two affecting inputs labeled G but having different identifier suffixes stand in no relation to each other. IFF they have the same identifying character, they stand in an OR relationship. # NOTE When inputs are affected by both G and C modifiers (e.g., data -- or D -- input), the AND relationship is between G and the active state of the input signal. G does not affect control (C modifier) inputs. - V OR: A binary affecting input having an OR relationship to those inputs or outputs which are labeled with the same identifier. Two inputs labeled V having different identifying characters stand in no relation to each other. - F Free: A binary affecting input, or affected analog or binary inputs or outputs, acting as a connect switch when active or a disconnect when inactive. # WEIGHTING MODIFIERS Weighting modifiers show the relative coefficients applicable to various inputs and/ or outputs. For example: # GROUPING MODIFIERS Grouping modifiers are used to designate a group of two or more inputs or two or more outputs to simplify reference to that group of inputs or outputs. For example: #### **INDICATORS** An indicator is a symbol used to specify physical values and/or properties of an input or output connection. Explanations of various groups of indicators follow: #### BINARY INDICATORS All binary inputs or outputs have active state indicators (implicit or explicit) to specify the active state relative to the logic function. — ☐ ☐ — Implied Indicator: The absence of the polarity indicator (△) implies a static logical HI. - Polarity Indicator: Indicates the active state is a static LO. - Inhibit/Polarity Indicator: Same as polarity indicator above, except signal is blocked when a static LO. Negating Indicator (internal connections only): Used to indicate a negating type of internal connection. The bubble indicates the inactive state output of the left symbol will provide an active state input for the right symbol. The m in the second symbol represents a modifier. #### SUPPLEMENTARY BINARY INDICATORS state). -/- Non-Standard Logic Level: Slash mark used on signal lines (input and/or output) to indicate binary levels that differ from those defined as standard. -#- -# - Binary Logic: This indicator differentiates binary from analog logic levels. m# m# - Serial Binary Bit: This indicator denotes a line carrying m bits of binary information in serial form. The m is replaced by the number of bits in each repetitive pattern. -Om - Phase Line: This indicator denotes a line carrying a phase reference signal that must be differentiated from other binary or analog signals. The m is replaced with the appropriate character. Grouping Bracket: This indicator represents two or more grouped lines (such as a differential pair) carrying only one bit of binary information and represents a single input. # ANALOG INDICATORS Implied Indicator: The absence of the N indicator implies a non-inverting input relative to other inputs or outputs. $-N-\left\{\begin{array}{c} -N-\end{array}\right\}$ Sign Indicator: Indicates an inverting input or output. Internal Sign Indicator: This indicator is similar to the polarity indicator used in binary circuits. Here N means inversion, and P means non-inversion. **-**n[ ]-n Analog Signal: This indicator is used to differentiate analog signals from binary (#). # SUPPLEMENTARY ANALOG AND BINARY INDICATORS Wired Connection: This indicator represents an analog or binary line that enters a wired function when necessary to distinguish that its value or state may be affected by one or more outputs elsewhere. $-\lambda$ - $\lambda$ - Optical Signal Path: This indicator shows that a path of light is the conductor rather than an electrical wire. - LO Output Only: The minus sign denotes that an element's output is capable of supplying LOs only (binary) or negative-going drive signals (analog). HI Output Only: The plus sign denotes that an element's output is capable of supplying HIs only (binary) or positive-going drive signals (analog). Implied HI-LO Output: The absence of plus or minus indicates the element is capable of supplying HIs or LOs or positive or negative-going drive signals. #### MISCELLANEOUS INDICATORS Voltage Indicator: Denotes that this line carries a power supply or reference voltage when necessary to differentiate it from binary or analog signals. Parameter Control: This indicator denotes a line used for varying the characteristic(s) of an analog or binary function indicated by a qualifying symbol. Non-Binary and Non-Analog Indicator: Denotes that the line so marked does not carry binary or analog information (when necessary to distinguish it from other lines, and no other indicators apply). #### INTERNAL TAGGING Internal tagging information, as applicable, is placed on successive lines within the symbol outline in the following order: - Qualifying symbol representing a function (when used). Circuits such as flip flops do not have a qualifying symbol. - Logic identifier such as I3909, K3900, etc. (Optional.) - 3. Element (circuit type) identifier. - 4. Physical location code. In symbols having a common control block, tagging information is placed in the neck of the symbol, as shown in Figure 2-1. # **EXTERNAL PIN ASSIGNMENTS** SECTION 3 DATA SHEETS #### INTRODUCTION This section contains two cream-colored divider sheets, separating the information into three subsections: - 1. Introductory remarks - Data sheets arranged by CDC element identifier - Data sheets arranged by vendor reference number. Subsection 2 is arranged numerically by CDC element identifier. This identifier also appears as a page number at the bottom of the data sheet. Speed variations (H,L,LS, S, etc.) are shown on the same page as the basic circuit. When an element requires more than one data-sheet page, the page identifer is followed by a dash number. For example, 141 indicates a single data sheet, but 941-4 indicates the fourth page of the data sheet for the 941 microcircuit. Subsection 3 contains information on microcircuits for which no CDC element identifiers presently exist. The data sheets in this subsection are arranged numerically first, and alphabetically second. Thus, 74H51 precedes 74173, but both appear before the alphanumeric identifiers such as IM6503, MC426, SG82, and so on. The "dash number" scheme is also used here to show multiple sheets. #### DATA SHEET INTERPRETATION All of the data sheets in this section contain the following kinds of information: 1. LOGIC SYMBOL - The ANSI/CDC symbol for the high-active version of the microcircuit and, where applicable, the alternate low-active version. Pin numbers are included as part of the symbol. Special notations to clarify the various input and output functions are added when helpful, but are not to be construed as part of the symbol. - DESCRIPTION An explanation of the function or functions performed by the microcircuit. - 3. NOTES Helpful information, such as: - Vendor reference number - Package pin configuration. Defines pins used for external voltage sources (VCC, VEE, GND, etc.) and keys, slots or marks used to orient the microcircuit. In addition, the following information is included on individual data sheets, when applicable: - FUNCTIONAL DIAGRAM Basic logic symbols (NAND, NOR, FF, etc.) arranged to show the internal logic of the microcircuit. - 5. TRUTH TABLE A table showing the state(s) of the microcircuit's output for varying input conditions. - TIMING DIAGRAM Used to clarify complex timing relationships between inputs and outputs. #### **DATA SHEET LIST** The list on the following pages shows the order in which the data sheets appear, and also provides a quick reference to the family (TTL, ECL, CMOS) to which a particular microcircuit belongs. If a circuit requires more than one data sheet, the number of sheets is given in parentheses. | <u>TTL</u> | OP AMPS | <u>ttl</u> | TTL | CMOS | |-------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------| | 139<br>140<br>141<br>142 (2)<br>143<br>144<br>145<br>146 | 300<br>301<br>302<br>304<br>306<br>307<br>308<br>309 | 500 (3)<br>501 (2)<br>502<br>505 (2)<br>506 (3)<br>507 (2)<br>508 (2)<br>509 (2) | 902<br>905<br>909<br>910<br>911<br>912<br>915<br>916 (3) | 4001<br>4011<br>4016<br>4017 (2)<br>4023<br>4027<br>4049 | | 148<br>149<br>158 (3)<br>159 (3) | 310<br>313<br>315<br>316<br>318 | 510 (2)<br>512 (3)<br>514<br>515 (2)<br>519 (2) | 921<br>922<br>923<br>926<br>927 | ECL<br>5100/5200/<br>5300/5400 (9)<br>5600/7500 (3) | | 161<br>162 (2)<br>163<br>164 (2)<br>166 (2)<br>167 (2)<br>170 (2) | 320 (2)<br>321<br>322<br>324<br>326<br>327 (2)<br>329 | 520 (2)<br>521<br>522<br>524 (2)<br>525 (3)<br>527 (2)<br>528 (3)<br>529<br>530 | 930<br>939<br>949<br>986 (2) | 10101<br>10102<br>10104<br>10105<br>10106<br>10107<br>10109<br>10114 | | 173<br>175<br>176<br>180<br>182 (2)<br>188<br>189 | 331<br>332/353<br>333<br>334 (2)<br>338 (2)<br>339 | 531 (2)<br>532 (2)<br>537<br>538<br>539 (2)<br>542 (2)<br>543 (3) | <u>ARRAYS</u><br>3046<br>3096 | 10116<br>10117<br>10124<br>10125<br>10131<br>10141 (3)<br>12040 (2)<br>50255700 (2) | | 191 (2)<br>193<br>195<br>200<br>201<br>202 | 341<br>356<br>357<br>386 | 550 (2)<br>551<br>554 (2)<br>559<br>563 (3)<br>568 | | 74H51<br>74153<br>74LS221 | | 203<br>205<br>206<br>207<br>208<br>209 | | 571 (3)<br>572<br>579<br>581<br>582 | | IM 5603 MC 426 (2) MC 1648 SNG 82 See | | 210<br>212<br>213<br>216 (2)<br>218 | | 768<br>774<br>775 (2)<br>779 | | SNG 83 MC<br>SNG 83 426 | | 220<br>222<br>223<br>224<br>225<br>226<br>228<br>229<br>230 | | | | | | 242 (2)<br>243 | | | | | # DATA SHEETS ARRANGED BY CDC ELEMENT IDENTIFIER NO. The 139 circuit consists of two high-gain voltage comparators with separate differential inputs and a common output. Individual strobes (G) allow independent gating of the inputs to each section. The circuit has a voltage gain of 500. NOTES: - 1. Vendor identification: 711C - 2. Package pin configuration: (# IDENTIFIES BINARY LOGIC SIGNAL) LOGIC SYMBOL The 140 circuit is a four-section (quad), 2-input, positive NAND gate. # NOTES: - 1. Symbol Sections may appear separately. - 2. Vendor identification: | Vendor Number | |---------------| | 7400,9002 | | 74H00 | | 74L00 | | 74LS00 | | 74500 | | | 3. Package pin configuration. LOGIC SYMBOL | Α | В | C | |----|---|----------| | 0 | 0 | 1 | | 0 | 1 | ! | | !! | Ō | <u> </u> | | Ш | | O | TRUTH TABLE (FOR ONE GATE) 140 Rev D Sheet 1 of 1 142 Rev B Sheet 2 of 2 FUNCTION DIAGRAM The 141 circuit is a three-section, 3-input, positive NAND gate. # NOTES: - 1. Symbol Sections may appear separately. - 2. Vendor identification: | Element | Vendor Number | |---------|----------------| | 141 | 7410,9003 | | 141H | 74H10 | | 141L | 74L10 | | 141LS | 74LS10 | | 141S | 7 <b>4</b> S10 | LOGIC SYMBOL | | Α | В | C | D | |---|-----|----|-----|---| | | 0 | 00 | -0 | - | | 1 | 000 | ĭ | 0 | | | | 0 | 1 | - 1 | ! | | | 1 | 0 | 0 | | | 1 | ļ | ! | 0 | 1 | | ı | 1_ | | - 1 | ပ | TRUTH TABLE The 142 circuit is a J-K master-slave flipflop with asynchronous set (S) and clear (R) inputs. Input J-K is common to both the Jand the K- input AND networks, and may be used as a gating input. Information is received by the master while the clock (G) is low, and transferred to the slave section on the leading edge (negative-to-positive transition) of the clock pulse. On the trailing edge of the clock pulse, information is transferred to the outputs. Bringing S or R low will cause the FF to set or clear, respectively. Conflicting synchronous inputs may cause spikes at the output during the preset-preclear operation, but these will disappear with the clock pulse. ### NOTES: - 1. Vendor identification: 74104/9000 - 2. Package pin configuration: LOGIC SYMBOL | INPUTS AT tn | | | OUTPUT | S AT tn + I | |--------------|----|----------------|--------|-------------| | JK | J¥ | κ <del>×</del> | Q | ত | | L† | X | X | Qn | Qn | | Н | Lt | Lt | Qn | Q | | Н | L | Н | L | н | | Н | Н | L | н | L | | Н | н | Н | Qn | Qn | \* J = JI J2 J3 K = KI K2 K3 THESE LOW LEVELS MUST BE MAINTAINED WHILE THE CLOCK IS LOW tn BIT TIME BEFORE CLOCK PULSE tn+1 BIT TIME AFTER CLOCK PULSE #### TRUTH TABLE 142 Rev A Sheet 1 of 2 The 143 circuit is a two-section, 4-input, positive NAND gate. # NOTES: - 1. Symbol Sections may appear separately. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 143 | 7440,9009 | | 143н | 74H40 | | 1438 | 74S40 | 3. Package pin configuration. LOGIC SYMBOL | Α | В | С | D | Ε | |---------|--------|---------|---------------|-----| | Ŏ | 0000 | 000000- | -0 | | | 0 | ŏ | ĭ | 0 | 1 | | 0 | Ò | 1 | ١ | 1 | | 0 | | ŏ | ĭ | i | | 0000000 | | ŀ | 0-0-0-0-0-0-0 | 1 | | Ĭ | ò | ò | ó | i | | | -0000- | o | 1 | ! | | | ŏ | i | ĭ | i i | | !! | ! | 0 | o | ! | | l ¦ | i | Ĭ | ò | | | Li. | i | i | Ĭ | 0 | TRUTH TABLE (FOR ONE GATE) 143 Rev C Sheet 1 of 1 The 144 circuit is a positive-edge-triggered JK flip-flop with separate (asynchronous) set and clear inputs. The asynchronous inputs control the state of the flip-flop independent of static conditions of the clock and synchronous inputs. With pin 13 or pin 2 LOW one output will be high, but if opposing data is present at the synchronous inputs and the flip-flop is clocked, the low output may momentarily spike HIGH synchronous with a positive transition of the clock. A low level to the set input (pin 2) will set pin 6 to high level regardless of the level at the clock (pin 9) input. A low level to the reset (pin 13) input will clear pin 6 to low level regardless of the level of the clock input. Data is accepted by the master while the clock is in the low state. Transfer from the master to the slave occurs on the LOW to HIGH transition of the clock. When the clock is HIGH, the J and K inputs are inhibited. #### NOTES: Vendor identification: 74105 9001 | INPUTS | | OUTPUTS<br>BEFORE TOGGLE | | OUTPUTS<br>AFTER TOGGLE | | |--------|----|--------------------------|-------|-------------------------|-------| | GJ | GK | SET | RESET | SET | RESET | | 0 | 0 | 0 | ı | 0 | 1 | | 0 | 0 | - 1 | 0 | ı | 0 | | 0 | 1 | 0 | ı | 0 | 1 | | 0 | 1 | ı | 0 | 0 | 1 | | ı | 0 | 0 | I | J | 0 | | ı | 0 | 1 | 0 | ı | 0 | | ı | 1 | 0 | I | ı | 0 | | 1 | 1 | ı | 0 | 0 | 1 | TRUTH TABLE - GJ-J OUTPUT CONDITIONED BY LEADING EDGE OF DYNAMIC TOGGLE(G) - GK-K OUTPUT CONDITIONED BY LEADING EDGE OF DYNAMIC TOGGLE(G) - G-GATE INPUT, HAS NO DIRECT EFFECT ON CIRCUIT, BUT MUST PRESENT BEFORE SIGNALS PRESENT ON INPUT(S) CAN BE TRANSFERRED TO OUTPUT(S) - S-SET INPUT, WHEN "O", FF IS SET REGARDLESS OF INPUTS AND GATE STATES - R-RESET (CLEAR) INPUT, WHEN "O", FF IS CLEARED REGARDLESS OF INPUTS AND GATE STATES # LOGIC SYMBOL TIMING SEQUENCE 144 Rev B Sheet 1 of 2 FUNCTION DIAGRAM 144 Rev C Sheet 2 of 2 Circuit 145 is a dual, expandable AND-OR-INVERT gate. Section B of this circuit is expandable. If not expanded pins 11 and 12 are open. #### NOTES: - If not used, expander pins may not be shown. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 145 | 9005 | | 145H | 74H50 | 3. Package pin configuration. | Α | В | С | D | Ε | |----------|------------------|--------------|----------------|--------| | 00000000 | 0000111100001111 | 001100110011 | 0-0-0-0-0-0-0- | 000000 | TRUTH TABLE LOGIC SYMBOL PIN ASSIGNMENTS 145 Rev B Sheet 1 of 1 The 146 circuit is a six-section (hex) inverter. # NOTES: - 1. Symbol Sections may appear separately. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 146 | 7404,9016 | | 146H | 74H04 | | 146L | 74L04 | | 146LS | 74LS04 | | 146S | 74S04 | | | | LOGIC SYMBOL The 147 circuit is an 8-input, positive NAND gate. # NOTES: - 1. Vendor identification: 9007 - 2. Package pin configuration. LOGIC SYMBOL Element 148 is a quad, 2-input, positive NOR gate. #### NOTES: - 1. Symbols may appear separately. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 148 | 7402 | | 148L | 74L02 | | 148LS | 74LS02 | | 148S | 74502 | LOGIC SYMBOL The 149 circuit is a quad 2-input Exclusive OR gate that performs the function $Y=\overline{AB}+\overline{AB}$ . When the input states are complementary, the output goes to the high level. #### NOTES: - 1. Symbol Sections may appear separately. - 2. Vendor identification: | <u>Element</u> | Vendor Number | |----------------|---------------| | 149 | 7486 | | 149н | 3021 | | | | | 149LS | 74LS86 | | 149S | 74S86 | | | | LOGIC SYMBOL | A | В | Y | |----|----|----| | 00 | -0 | 0- | | Ĭ | Ö | i | | 11 | | 0 | TRUTH TABLE The 158 circuit is a 4-bit synchronous binary counter. This circuit can be preloaded with data at the data inputs when the load input is low. This disables the counter and enables the data inputs. Input data will be transferred to the outputs the next time the clock input has a low to high transition. In order for the counter to count, the load (pin 9), clear (R), and P and T enable inputs must be high. A low level to the clear input will clear the outputs to low level regardless of the level to any other input. When P is low, the clock input is disabled so that the counter can not count. When T is low, the clock input and carry output are both disabled. #### NOTES: #### 1. Vendor identification: | Element | Vendor Number | |---------|---------------| | 158 | 74161,9316 | | 158A | 74161 | | 158LS | 74LS161 | LOGIC SYMBOL #### NOTES: (A) MODE SELECTION WITH POSITIVE-GOING CLOCK IS: | | PINS<br>7 & IO | PIN<br>9 | MODE | |---|----------------|----------|-----------| | | | 1 | COUNT UP | | ļ | 0 | 1 | NO CHANGE | | | 1 | 0 | PRESET | | | 0 | 0 | PRESET | - (B) PIN 15 IS HIGH WHEN ALL OF THE FOLLOWING PINS ARE HIGH: 10, 11, 12, 13, AND 14. - © ILLUSTRATED ABOVE IS THE FOLLOWING: I. CLEAR OUTPUTS TO ZERO 2. PRESET TO BINARY I2 3. COUNT TO 13, 14, 15, 0, 1 AND 2 4. INHIBIT TIMING SEQUENCE 158 Rev B Sheet 2 of 3 158 Rev B Sheet 3 of 3 The 159 circuit is a synchronous 4-bit shift register capable of shifting, counting, storage, and serial code conversion. Data entry is synchronous; the outputs change state after each low to high transition of the clock. When the load/shift input is low, the parallel inputs determine the next condition of the shift register. When the load/shift input is high, the shift register performs a one bit shift to the right, with data entering the first stage flip-flop through the J-K (serial) inputs. By tying the J and K inputs together, D-type entry is obtained. A low level to the clear input will clear the outputs to a low level regardless of the levels to any input. #### NOTES: # 1. Vendor identification: | Element | Vendor Number | |---------|---------------| | 159 | 74195,9300 | | 159LS | 74LS195 | 2. Package pin configuration. LOGIC SYMBOL | <u>Pin</u> | Function | |-------------|-------------------------------------------------------| | 1 | Master Reset (clear) | | 2 | First stage J input | | 3 | First stage K input | | 4,5,6,7 | Parallel data inputs | | 9 | Load/Shift control | | 10 | Clock | | 12,13,14,15 | Parallel outputs | | 11 | Complementary output $(\overline{12})$ for last stage | 159 Rev B Sheet 1 of 3 - A Parallel data entered via CD inputs by pin 9 low and positive-going signal on pin 10. - B Data shifts down (Pin 15-Pin 14, etc.) with clock. - C Serial data entered into J-K inputs by pin 9 high and positive-going clock. Pin 4 input inhibited because pin 9 is high. Outputs follow Truth Table shown below. (Were J and K tied together, output at pin 15 would track the J input with no deviation from the Truth Table.) | INPUT PINS | | OUTPUT PIN | |------------|----|--------------| | 2 | 3 | 15 | | 0 | 0 | 0 | | 0 | ı | O(NO CHANGE) | | - 1 | .0 | I (TOGGLES) | | | ı | ı | 159 Rev B Sheet 2 of 3 159 Rev B Sheet **FUNCTION DIAGRAM** 3 of The 161 circuit is a monostable retriggerable multivibrator that provides an output pulse whose duration is a function of external timing components. Input pins 3 and 4 trigger on the positive going edge of the input pulse and pins 1 and 2 trigger on the negative going input pulse. The 161 circuit will retrigger while in the pulse timing state (pin 8 high); the end of the last pulse will be timed from the last input. ### NOTES: - 1. Vendor identification: 9601 - 2. Package pin configuration. | INPUT PINS | | | OPERATION | OUTPUT PINS | | | |------------|---------------|---------------------|----------------------|-------------|----|---| | ı | 2 | 3 | 4 | OFERATION | 8 | 6 | | H→L | Н | H | Н | TRIGGER | Л | L | | Н | H <b>-</b> →L | H | Н | TRIGGER | 7 | U | | L | Х | L <del>→</del> H | Η | TRIGGER | ЛL | T | | X | L | L <del>&gt;</del> H | Н | TRIGGER | J | 7 | | L | Х | Н | L <del>-&gt;</del> H | TRIGGER | 7 | 7 | | Х | L | Н | L→H | TRIGGER | Ţ | 5 | | Н | Н | Н | Н | | L | Н | | × | х | L | X | | L | Н | | Х | Х | Х | L | | L | Н | X=DON'T CARE TRUTH TABLE LOGIC SYMBOL \* PULSE WIDTH DETERMINED BY RC TIMING NETWORK # TIMING SEQUENCE OUTPUT PULSE WIDTH (†) IS DEFINED AS FOLLOWS: $t = 0.32 \ R_X \ C_X \left[ I + \frac{0.7}{R_X} \right]$ $R_X$ IS IN $k\Omega$ , $C_X$ IS IN pF, t IS IN ns # **FUNCTION DIAGRAM** 161 Rev C Sheet 1 of 1 The 162 circuit is a dual differential line receiver. A minimum differential voltage of 25 mV is required to insure a high or low output level. Common mode voltages of ±3V or less will be rejected. The maximum allowable differential input voltage is 5 volts. The 162C features open-collector outputs. NOTES: - 1. The two sections may be shown separately. - 2. Vendor identification: | Vendor Number | |---------------| | 75107 | | 75108 * | | NE521F | | | 3. Package pin configuration. ANALOG TO DIGITAL CONVERTER APPLICATION \* 162C symbol is similar to others, but has the open-collector modifier by each output: TWISTED PAIR RECEIVER APPLICATION I62 DUAL DIFFERENTIAL RECEIVER USED AS A SCHMITT TRIGGER WITH EXTERNAL FEEDBACK NETWORKS AND FIXED BIAS ENABLING GI AND G2 STROBE INPUTS. 162 Rev E Sheet 1 of 2 LOGIC SYMBOLS PIN 4 IS LOW ONLY IF GI AND G2 ARE HIGH AND PIN I IS MORE NEGATIVE THAN PIN 2. G2 IS COMMON TO BOTH CONVERTERS. 162 DIGITAL TO ANALOG CONVERTER APPLICATION 162 TWISTED PAIR RECEIVER APPLICATION TIMING SEQUENCE | DIFFERENTIAL | STROBES | | OUTPUT | |---------------------------------|---------|-------|---------------| | INPUTS | GI | G2 | 001701 | | V <sub>ID</sub> ≥ 25MV | LORH | LOR H | Н | | -25MV <v<sub>ID&lt;25MV</v<sub> | L OR H | ٦ | Н | | | L | LORH | Н | | | Н | Ξ | INDETERMINATE | | | LORH | ٦ | Н | | V <sub>ID</sub> ≤ -25MV | L | LORH | Н | | | Н | Н | L | THE DIFFERENTIAL INPUT VOLTAGE POLARITIES SHOWN MEASURED AT PIN A WITH RESPECT TO PIN B. A MINUS POLARITY INDICATES THAT PIN A IS MORE NEGATIVE THAN PIN B. TRUTH TABLE (RCVR APPLICATION) **FUNCTION DIAGRAM** 162 Rev B Sheet 2 of 2 Element 163 is a 4-bit binary counter, the first stage of which is independently clocked. This permits utilizing the first stage as an independent FF while using the other stages as an 8-counter, or using the IC as a 16-counter by cascading the first stage output to the input of the second stage. For symbol outline and truth table, refer to the data sheet for element 182. #### NOTES: - 1. Vendor identification: 8281 - 2. Package pin configuration: 14-pin DIP (see element 182) 163 Rev A Sheet 1 of 1 The 164 circuit is a dual negative-edgetriggered JK flip-flop. Each flip-flop is provided with a direct SET input. These direct inputs provide a means of presetting the flip-flop to initial conditions. Data may be applied to or changed at the clocked inputs at any time during the clock cycle, except during the time interval between the set-up and hold-times. The inputs are inhibited when the clock is low and enabled when the clock rises. The JK inputs continuously respond to input information when the clock is high. The data state at the inputs throughout the interval between set-up and hold time is stored in the flip-flop when the clock pulse goes low. Each flip-flop may be set at any time without regard to the clock state by applying a low level to the SET input. #### NOTES: - 1. Symbol repeated for each flip-flop. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 164H | 3062 | | 164S | 74S113 | 3. Package pin configuration. LOGIC SYMBOL | INPUT | | OUTPUT<br>BEFORE G | | OUTPUT<br>AFTER G | | |-------|---|--------------------|-------|-------------------|-------| | J | K | SET | CLEAR | SET | CLEAR | | 0 | 0 | 0 | 1 | 0 | 1 | | 0 | 0 | 1 | 0 | 1 | 0 | | 0 | _ | 0 | 1 | 0 | ı | | 0 | 1 | 1 | 0 | 0 | ı | | 1 | 0 | 0 | 1 | . 1 | 0 | | ı | 0 | ł | 0 | _ | 0 | | ı | ı | 0 | ı | ı | 0 | | ı | 1 | ı | 0 | 0 | - | TRUTH TABLE TIMING SEQUENCE 164 Rev C Sheet 1 of 2 FUNCTION DIAGRAM 164 Rev C Sheet 2 of 2 The 166 circuit is a 1-of-8 (8-bit) multiplexer that can select one bit of data from up to eight sources. It has complementary outputs, an active low enable, and internal select decoding. With the enable inactive (high), output pin 15 is low and the complementary output pin 14 is high regardless of all input conditions. Data is routed from a particular data input to the outputs according to the binary code applied to the three select inputs. Element 166C is identical in pin configuration and function, but provides an opencollector output on pin 14. #### NOTES: 1. Vendor identification: | Element | Vendor Number | _ | |---------|---------------|---| | 166 | 9312 | | | 166C | 9313,8231 | | 2. Package Pin configuration. LOGIC SYMBOL | СОММО | N SELEC | T PIN | INPUT PIN GATED TO<br>OUTPUT PIN 15 WHEN | |-------|---------|----------|------------------------------------------| | 13 | 12 | - 11 | PIN IO IS LOW * | | 0000 | 0000 | 0-0-0-0- | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>9 | \*PIN 14 OUTPUT IS THE COMPLEMENT OF PIN 15. IF PIN 10 IS HIGH, PIN 15 IS LOW AND PIN 14 IS HIGH, REGARDLESS OF SELECT/DATA INPUTS. TRUTH TABLE FUNCTION DIAGRAM The 167 circuit is a 4-line-to-16-line decoder/demultiplexer. When inputs G1 and G2 are both low, the 167 decodes binary-coded data appearing on inputs A, B, C, and D. As shown in the truth table, one of the outputs 0 through 15 will be low corresponding to the binary coded data on the inputs. This circuit also performs a demultiplexing function. To do this, it uses the A, B, C, D inputs to address an output, and routes data from the Gl or G2 input to the addressed output. When either Gl or G2 is high, all outputs are high. Thus data may enter at either Gl or G2 with the other input held low. ### NOTES: - 1. Vendor identification: 74154 - 2. Package pin configuration: LOGIC SYMBOL | $\overline{}$ | _ | NP | UT | <u> </u> | | <u> </u> | | | | | | | UT | PUT | r <b>e</b> | | | | | | | |---------------|--------------|----|----|----------|---|----------|----|--------------|----|---|---|----|----|-----|------------|----|----|----|----|----|-----| | GI | G2 | Б | C | В | Α | 0 | | 2 | 3 | 4 | 5 | 6 | 7 | | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | H | <del>-</del> | F | Ť | L | Ë | L | Н | <del>-</del> | Н | Н | Н | Н | H | H | Н | Н. | Н. | H | Н | Н | Н | | 1, | , | [ | , | ī | н | Н | ,, | н | н | н | н | н | н | н | н | Н | н | Н | Н | н | н | | 1. | L | | ī | н | ï | Н | н | | н | н | н | н | н | н | н | Н | н | Н | н | Н | н | | 1. | L | | - | н | н | н | н | Н | ." | Н | н | н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | L | | | Н | L | L | Н | Н | Н | Н | | Н | | | | | • | | | | | • • | | ٦ | L | | н | ٦ | Н | | Н | | | | | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | 1 | L | - | Н | Н | | Н | Н | Н | н | Н | | Н. | Н | Н | н | H | Н | Н | Н | H | Н | | L | _ | - | | | L | Н | | Н | Н | Н | Н | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | | L | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | Н | Н | Н | Н | | L | 니 | н | L | L | L | Н | Н | Н | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | Н | Н | Н | | L | L | Н | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | Н | Н | | L | 니 | Н | L | н | L | н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | Н | Н | н | н | Н | | L | 니 | Н | L | Н | Н | н | Н | Н | Н | Н | Н | Н | н | Н | Н | Н | L | Н | Н | Н | н | | L | 니 | Н | Н | L | L | н | Н | Н | H | Н | н | н | н | н | н | Н | Н | L | н | н | н | | L | L | Н | н | L | н | н | н | н | н | н | н | н | н | н | н | н | н | н | L | н | н | | L | ᅵ | H | н | Н | L | н | н | н | н | н | H | Н | н | н | н | н | н | н | н | L | н | | L | 니 | н | н | н | н | н | н | н | н | Н | н | н | Н | н | н | н | н | н | н | н | L | | L | н | X | X | X | x | н | н | н | н | н | н | н | н | н | н | н | н | н | н | н | н | | н | L | X | x | X | x | Н | н | н | н | н | н | н | н | н | н | н | н | н | н | н | н | | н | н | X | X | X | х | н | н | Н | Н | н | н | н | н | н | н | н | н | н | н | н | н | TRUTH TABLE FUNCTIONAL DIAGRAM 167 Rev A Sheet 2 of 2 The 170 circuit is a dual 4-input multiplexer. The binary code at select inputs (pins 3 and 13) determines the input selected. ## NOTES: - 1. Vendor identification: 9309 - 2. Package pin configuration. | | ECT<br>UTS | | INP | OUTPUTS | | | | |---|------------|----|-----|---------|---|----|----| | 3 | 13 | 4 | 5 | 6 | 7 | - | 2 | | | 13 | 12 | 11 | 10 | 9 | 15 | 14 | | L | ١ | ٦ | Х | X | Х | L | Η | | L | ١ | Н | х | х | X | н | L | | н | L | X | ٦ | Х | Х | L | Н | | Н | L | Х | Н | Х | X | Н | L | | L | Н | х | Х | L | х | L | Н | | L | I | X | X | H | Х | Н | L | | Н | H | Х | Х | Х | L | L | Н | | Н | Н | X | Х | Х | Н | Н | L | H = HIGH VOLTAGE LEVEL L = LOW VOLTAGE LEVEL X = HIGH OR LOW LEVEL TRUTH TABLE FUNCTION DIAGRAM The 172H circuit is a quad, 2-input, positive NOR gate. # NOTES: - 1. Symbol Sections may appear separately. - 2. Vendor identification: 3002 - 3. Package pin configuration. LOGIC SYMBOL | [4 | 1 | 3 | С | |----|-----|----|-----| | [ | ) ( | 2 | - 0 | | | ` | וו | ŏ | | 11 | | ı | 0 | TRUTH TABLE The 173H circuit is a quad, 2-input, positive NAND gate with an open collector output. # NOTES: - 1. Symbol Sections may appear separately. - 2. Vendor identification: 3004 - 3. The output of each gate is an open collector. - 4. Package pin configuration. LOGIC SYMBOL | Α | В | С | |---|---|---| | 0 | 0 | 1 | | 0 | 1 | 1 | | 1 | 0 | 1 | | 1 | 1 | 0 | TRUTH TABLE The 175 circuit is a dual, positive-edge-triggered, D-type flip-flop. This device consists of two completely independent D flip-flops, both having direct SET and RESET inputs for asychronous operations such as parallel data entry in shift register application. Information at input CD is transferred to output Q (pin 5/9) on the positive-going edge of the clock pulse. Clock pulse triggering occurs at a voltage level of the pulse and is not directly related to the transition time of the positive-going pulse. When the clock is at either the high or low level, the CD-input signal has no effect. The flip-flop can also be set or cleared directly at any time regardless of the state of the clock by applying a low input to the SET or RESET inputs. ### NOTES: - 1. Symbol repeated for each flip-flop. - 2. Vendor identification: | Element | Vendor Number | |---------|----------------| | 175 | 7474 | | 175Н | 3060 | | 175LS | 74LS74 | | 175S | 7 <b>4</b> S74 | | | | 3. Package pin configuration. LOGIC SYMBOL TIMING SEQUENCE FUNCTION DIAGRAM (EACH FLIP-FLOP) The 176 circuit is a dual differential line driver. This circuit accepts a DTL or TTL logic signal and transmits it over a differential line pair. "On" state output current is typically 12 mA. "Off" state output current is 100 $\mu\text{A}$ max. The output common mode voltage range is -3V to +10V with respect to the circuit ground. ### NOTES: - 1. Type 176 Vendor identification: 75110 - 2. Package pin configuration. FUNCTION DIAGRAM | LOG | | INH<br>INP | | OUT | PUTS* | OUTPUT | |------------------|------------------|-------------|-------------|-------------|-------|-------------------------| | 1,5 | 2, 6 | 3, 4 | 10 | 9, 12 | 8,13 | CONDITION | | I OR O | I OR O | 0<br>1 OR 0 | 1 OR 0<br>0 | | | INHIBITED | | 0<br>I OR 0<br>I | I OR 0<br>0<br>I | <br> | <br> | 0<br>0<br>1 | 1 0 | ACTIVE<br>DATA<br>STATE | <sup>\*</sup>LOW OUTPUT REPRESENTS THE CURRENT ON STATE. HIGH OUTPUT REPRESENTS THE CURRENT OFF STATE. LOGIC SYMBOL TIMING SEQUENCE 176 Rev D Sheet 1 of 1 Element 180 consists of two positive NAND drivers with a common strobe (G), as shown in the Basic Symbol. The package also provides two high-current, high-voltage n-p-n transistors with separate pin-outs. The representation of the transistor-only function depends upon how each transistor is connected (see Supplemental Symbols). ### NOTES: - 1. Vendor identification: 75450A - Package pin configuration and functional diagram: BASIC SYMBOL GROUNDED BASE **EMITTER FOLLOWER** # SUPPLEMENTAL SYMBOLS Circuit type 182 is a 4-bit binary counter. During the count operation, transfer of information to the outputs occurs on the negative-going edge of the clock pulse. The direct clear (pin 13), when taken low, sets all outputs low regardless of the states of the clocks (pins 8 and 6). The 182 is fully programmable; that is, the counter may be preset to any state by placing a low ("0") on the count/load input (pin 1) and entering the desired data at the inputs. The outputs will then change to agree with the data inputs independent of the state of the clock inputs. This allows the 182 to be used as a 4-bit latch (register application) by inactivating the clock inputs and using the count/load input as a data strobe. ### NOTES: #### 1. Vendor identification: | Element | Vendor Number | |---------|---------------| | 182 | 74197,8291 | | 182S | 82591 | ### 2. Package pin configuration. | COUNT | | UT | PU. | Г | |--------------------------------------------------------------------------------------------------------|----------|------------------|--------|----------------| | COUNT | $Q_{D}$ | $\mathtt{Q}_{C}$ | QB | GA | | 0 2 3 4 5 6 7 8 9 10 1 2 3 1 4 1 5 1 1 1 5 1 1 5 1 1 | 00000000 | 00000000 | 000000 | 0-0-0-0-0-0-0- | TRUTH TABLE (WITH PINS 5 AND 6 WIRED TOGETHER) LOGIC SYMBOL TIMING SEQUENCE CONNECT PINS 5 & 6 FOR 4-BIT COUNTING, USING DATA INPUT A. AS A 3-BIT COUNTER, DATA INPUT B IS USED. FIRST STAGE MAY THEN BE USED AS AN INDEPENDENT DATA LATCH IF COUNT/LOAD AND CLEAR FUNCTIONS COINCIDE WITH THOSE OF THE COUNTER. **FUNCTION DIAGRAM** The 188 circuit consists of one 4-input and three 2-input positive NOR gates. ## NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 9015 - 3. Package pin configuration. LOGIC SYMBOL Circuit type 189 is a quad 1-of-2 (2-input) multiplexer. When the inhibit (pin 15) is high all outputs are held low. ### NOTES: ### 1. Vendor identification: | Vendor Number | |---------------| | 74157/9322 | | 74L157 | | 74LS157 | | 74S157 | | | # 2. Package pin configuration. # LOGIC SYMBOL | | INH SEL | | INPUTS | | | | |-----|---------|---|--------|--------|--|--| | INH | SEL | 0 | ı | OUTPUT | | | | Н | × | х | Х | L | | | | L | L | Ĺ | Х | L | | | | L | L | Н | Х | Н | | | | L | н | х | L | L | | | | L | Н | Х | Н | Н | | | # TRUTH TABLE (ANY SECTION) L=LOW LEVEL H=HIGH LEVEL X=IRRELEVANT FUNCTION DIAGRAM Circuit type 191 is a BCD-to-decimal (1-of-10) decoder. Four active-high BCD inputs provide one of ten mutually exclusive active-low outputs. When a binary code greater than 9 is applied, all outputs are high. This facilitates BCD to decimal conversions and eight-channel demultiplexing and decoding. The 191 circuit can serve as a one-of-eight decoder with the D input acting as the active-low enable. Eight-channel demultiplexing then results when the desired output is addressed by inputs A, B, and C. LOGIC SYMBOL ### NOTES: - 1. Vendor identification: 9301 - 2. Package pin configuration. | | INPU | T PIN | LO ("O") OUTPUT PIN<br>(OTHER OUTPUTS="I" | | |---------|------|-------|-------------------------------------------|--------------------| | 2 | 1 | 14 | 15 | (OTHER OUTPUTS="1" | | 0 | 0 | 00 | o | 13 | | 0000000 | 0 | Ĭ | | 12<br> 11 | | Ŏ | Ŏ | i | Ĭ | iò | | 0 | | 0 | l º | 9 | | Ŏ | | ĭ | 6 | 4 | | 0 | Ĭ | 1 | 1 | 5<br>6 | | | 0 | 0 | ١، | 5 | | i | 000 | ĭ | Ö | × | | ! | O | ļ | 1 | × | | | | 0 | | <del>X</del> | | i | i | ĭ | Ö | <del>`</del> | | | | | | × | \* = ALL OUTPUT PINS HIGH TRUTH TABLE FUNCTION DIAGRAM The 193 circuit is a two-section retriggerable monostable multivibrator. Triggering the input before the output pulse is terminated extends the output pulse duration. The overriding clear input (pin 3/11) immediately terminates any output pulse. Successive inputs having a cycle time shorter than the delay time produce a constant high output from pin 13/5. ### NOTES: - 1. Vendor identification: 74123 - 2. Package pin configuration. - \* PULSE DURATION IS A FUNCTION OF THE RC TIMING NETWORK. - OUTPUT HELD HIGH DURING RETRIGGER PULSE. - OUTPUT TIMES OUT FROM EDGE OF LAST TRIGGER PULSE. TIMING SEQUENCE LOGIC SYMBOL | INPU | T PINS | OUTPUT PINS | | |------|--------|-------------|--------| | 1(9) | 2 (10) | 13(5) | 4 (12) | | Н | × | L | н | | × | L | L | н | | L | 1 | 7 | | | 1 | Н | Л | T | TRUTH TABLE **FUNCTION DIAGRAM** The 195 circuit is a dual retriggerable monostable multivibrator. Input pins 4 and 12 trigger on the positive-going edge of the input pulse and pins 5 and 11 trigger on the negative-going edge. The 195 circuit will retrigger while in the pulse timing state (pin 3/13 high) and the end of the last pulse will be timed from the last input. A low level to the reset input (pin 3/13) resets pin 6/10 to low level and inhibits data inputs. ### NOTES: - The full timing network would be shown on the logic diagram. - 2. Vendor identification: 9602 - 3. Package pin configuration. - 4. H = high level (steady state), L = low level (steady state), ↑ = transition from low to high level, ↓ = transition from high to low level, I = one high-level pulse, I = one low level pulse, X = irrelevant (any input, including transitions). - 5. Output pulse width (†) is defined as follows: $$\dagger = 0.32 \text{ R}_{\text{X}} \text{ C}_{\text{X}} \left[ 1 + \frac{0.7}{\text{R}_{\text{X}}} \right]$$ $R_x$ is in $k\Omega$ , $C_x$ is in pF $\dagger$ is in ns | INPU | T PINS | | OUTPUT PINS | |-----------|--------|--------|-------------| | 5(11) | 4(12) | 3 (13) | 6(7) 10(9) | | $\forall$ | L | Н | 几几 | | н | 1 | Н | 17.77 | | х | × | L | L H | TRUTH TABLE (SEE NOTE 4) LOGIC SYMBOL **FUNCTION DIAGRAM** TIMING SEQUENCE 195 Rev B Sheet l of l The 200 circuit is a hex inverter buffer/driver with an open-collector output. ## NOTES: - 1. Symbol sections may be shown separately. - 2. Vendor identification: 7406 - 3. Package pin configuration. LOGIC SYMBOL The 201 circuit is a quad, 2-input, positive AND gate. Version 201C provides open-collector outputs. ### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: | <u>Element</u> | Vendor Number | |----------------|---------------| | 201 | 7408 | | 201H | 74H08 | | 201L | <b>74L08</b> | | 201LS | 74LS08 | | 201C | 7409 | | | | 3. Package pin configuration. LOGIC SYMBOL | INPUT | OUTPUT | |-------|--------| | 00 | 0 | | 01 | 0 | | 10 | 0 | | 11 | 1 | TRUTH TABLE (FOR ONE GATE) The 202 circuit is an quad, 2-input, positive NAND gate with an open-collector output. ### NOTES: - 1. Symbol repeated for each gate. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 202 | 7403 | | 202H | 74H0l | | 202LS | 74LS03 | | 202S | 74503 | 3. Package pin configuration. TRUTH TABLE LOGIC SYMBOL FUNCTION DIAGRAM The 203 circuit consists of six individual inverters with open-collector outputs. Each output must be connected to an external pullup resistor tied to VCC. Each inverter performs the function $Y=\overline{A}$ . ### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 203 | 7405 | | 203н | 74H05 | | 203LS | 74LS05 | | 2038 | 74805 | | | | 3. Package pin configuration: LOGIC SYMBOL The 205S circuit is a 4-2-3-2-input AND-OR-INVERT gate. # NOTES: - 1. Vendor identification: 74S64 - 2. Package pin configuration: LOGIC SYMBOL Element 206 is an 8-input, positive NAND gate. ## NOTES: # 1. Vendor identification: | <u>Element</u> | Vendor Number | |----------------|---------------| | 206 | 7430 | | 206н | 74H30 | | 206L | 74L30 | | 206LS | 74LS30 | | 206S | 74S30 | # 2. Package pin configuration. LOGIC SYMBOL The 207 circuit is a dual, 4-input, positive NOR gate with a separate strobe input (G) for each section. # NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 7425 - 3. Package pin configuration: | INPUTS | | | | | OUTPUT | |--------|---|---|---|---|--------| | Α | В | С | D | G | Υ | | Н | х | Х | х | Н | L | | × | н | х | × | н | L | | × | × | н | × | н | L | | × | × | × | н | н | Ŀ | | L | L | L | L | × | н | | × | Х | x | x | L | Н | TRUTH TABLE FUNCTIONAL DIAGRAM (HIGH ACTIVE LOGIC) Type 208 is a dual, 4-input, positive NAND gate. # NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 208 | 7420 | | 208H | 74H2O | | 208L | 74L20 | | 208LS | 74LS20 | | 208S | 74S20 | 3. Package pin configuration. LOGIC SYMBOL | INPUTS | | | | | |----------|--|--|--|--| | Α | | | | | | 00000000 | | | | | TRUTH TABLE The 209 circuit is a 4-wide, 2-input AND-OR-INVERT gate. Expander gates can be connected to pins 11 and 12, otherwise these pins are left open. ### NOTES: 1. Vendor identification: | <u>Element</u> | Vendor Number | |----------------|---------------| | 209 | 7453 | | 209Н | 74H53 | 2. Package pin configuration. | INPUT PINS | | | | | | | | OUTPUT | |------------|----|---|---|---|----|---|---|--------| | 1 | 13 | 2 | 3 | 9 | 10 | 4 | 5 | 8 | | Н | Н | Х | X | х | Х | х | Х | L | | X | × | Н | Н | × | X | × | × | L | | × | × | × | х | Н | Н | × | × | L | | Х | × | Х | × | Х | Х | Н | н | L | | · L | X | L | Х | L | X | L | Х | Н | H=HIGH LEVEL L=LOW LEVEL X=EITHER HIGH OR LOW LEVEL TRUTH TABLE LOGIC SYMBOL FUNCTION DIAGRAM 209 Rev C Sheet 1 of 1 The 210 circuit is a quad, 2-input, positive NAND buffer. The buffered output provides a maximum fan-out of 30 for each section. ### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 7437 - 3. Package pin configuration: The 212 circuit is a dual, 4-input, positive AND gate. The AND function is: Y=ABCD The OR function is: $\overline{Y} = \overline{A} + \overline{B} + \overline{C} + \overline{D}$ # NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: | Element | Vendor Number | | | | | |---------|---------------|--|--|--|--| | 212 | 7421 | | | | | | 212Н | 74H21 | | | | | 3. Package pin configuration: LOGIC SYMBOL Element 213 is a triple, 3-input, positive AND gate. ## NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: | Vendor Number | | | | | |---------------|--|--|--|--| | 74H11 | | | | | | 74LS11 | | | | | | 74S11 | | | | | | | | | | | 3. Package pin configuration: LOGIC SYMBOL Circuit type 216 is a tri-state, quad, 2-input buffer. Each buffer section has a control input and data input. A low level at the control input pin enables non-inverting data to pass through from the data input pin. A high level at the control input pin switches the buffer to the high impedance state, thus inhibiting signals applied to the data input pin. Input data applied to the buffer output pin also sees a high impedance; this is significant in applications that transmit in both directions on a common line. ### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 8093 - 3. Package pin configuration. LOGIC SYMBOL | DATA | CONTROL | ОИТРИТ | | | | |-------|---------|--------|--|--|--| | PIN 2 | PIN I | PIN 3 | | | | | ı | 0 | ı | | | | | 0 | 0 | 0 | | | | | X | ı | Hi-Z | | | | X = EITHER HIGH OR LOW LEVEL HI-Z = HIGH IMPEDANCE STATE TRUTH TABLE (FOR ONE SECTION) 216 Rev B Sheet 2 of 2 Element 218 is a quad, 2-input, positive OR gate. # NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: | Element | Vendor Number | | | | | |---------|---------------|--|--|--|--| | 218 | 7432 | | | | | | 218Н | 3003 | | | | | | 218LS | 7.4H32 | | | | | 3. Package pin configuration. LOGIC SYMBOL The 220H circuit is an expandable, 2-wide, positive AND-OR-INVERT (AOI) gate. The number of inputs can be increased by an external "expander" circuit (e.g. 214H) that, in essence, shorts inputs X and $\overline{X}$ . If the expansion feature is not used, X and $\overline{X}$ must be left open. For AOI, the circuit function is: Y=ABCD+EFGH+X. For OAI, the circuit function is: $Y = (\overline{A+B+C+D}) (E+F+G+H) X$ . ## NOTES: - 1. Vendor identification: 74H55 - 2. Package pin configuration: LOGIC SYMBOL | INPUTS | | | | | | | OUTPUT | | | |---------------------|-------------------------|---|---|---------------|-----------------|---|--------|---|---| | Α | В | С | D | Ε | F | G | x | Y | | | Х | х | х | х | × | х | х | x | н | | | х | x | x | х | н | н | н | н | х | _ | | н | н | н | н | х | х | х | x | x | L | | L | х | х | х | * | <b>←-Z-&gt;</b> | | | | Н | | х | L | x | x | * | <b>←</b> Z → | | | | н | | х | х | L | x | <b>←</b> -Z> | | | | L | н | | х | х | x | L | <b>←</b> -z-> | | | | L | н | | <b>←</b> Z-> | | | | L | Х | х | х | ٦ | н | | <b>←</b> Z <b>→</b> | | | | х | L | × | x | L | н | | <b>←</b> Z> | | | | х | Х | L | х | L | н | | <b>←</b> Z-> | | | | X | Х | х | L | L | н | | | U - 1110U V - DONT 040E | | | | | | | | | H = HIGH X = DONT CARE L = LOW Z = ANY INPUT LOW TRUTH TABLE (AND-OR-INVERT ONLY) Element 222S is a quad, 2-input, positive Exclusive OR. The 222S may also be used as an equivalence gate for low-active outputs. #### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 82S41 - 3. Package pin configuration: LOGIC SYMBOL FUNCTIONAL DIAGRAM (ONE SECTION) | Α | В | С | |---|---|---| | 0 | 0 | 0 | | | 0 | - | | 0 | - | 1 | | ı | 1 | 0 | TRUTH TABLE Element 223 is a dual, 2-wide, positive AND-OR-INVERT gate. #### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 223L | 74L51 | | 223P | 74LS51 | 3. Package pin configuration: LOGIC SYMBOL The 224 circuit is a triple, 3-input, positive NOR gate. #### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 224 | 7427 | | 224LS | 74LS27 | 3. Package pin configuration. | | NPU. | Т | OUTPUT | |---|------|----|--------| | | 2 | 13 | 12 | | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 0 | | 0 | 1 | 0 | 0 | | 0 | 1 | 1 | 0 | | | 0 | 0 | 0 | | 1 | 0 | 1 | 0 | | | 1 | 0 | 0 | | 1 | 1 | 1 | 0 | TRUTH TABLE (FOR ONE GATE) LOGIC SYMBOL Element 225H is a positive AND-OR-INVERT gate with a 2-2-3-2 input configuration. # NOTES: - 1. Vendor identification: 74H54 - 2. Package pin configuration: LOGIC SYMBOL Element 226S consists of two 5-input positive NOR gates. # NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 74S260 - 3. Package pin configuration: LOGIC SYMBOL Element 228S is a dual, 2-wide, 2-input AND-OR-INVERT gate. # NOTES: - 1. Vendor identification: 74S51 - 2. Package pin configuration: LOGIC SYMBOL 228 Rev D Sheet 1 of 1 Element 229 consists of four 2-input AND gates with open-collector outputs. # NOTES - 1. Symbol sections may appear separately. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 229LS | 74LS09 | | 2295 | 74509 | 3. Package pin configuration: Element 230LS is a triple, 3-input, positive NAND gate with open-collector outputs. # NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 74LS12 - 3. Package pin configuration: LOGIC SYMBOL The 242H package consists of two edge-trigered J-K flip-flops with asynchronous set (S) and clear (R) inputs. Data from the J or K inputs is loaded into the FF when the clock is high, and is available at the outputs when the clock goes low. Data at J and K may change while the clock is high, but must be stable for a period of 13 nsec prior to the clock going low. Data at the S and R inputs will override any clocked data inputs, providing that the S or R data is stable for 2 minimum of 16 nsec. #### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 74H106 - 3. Package pin configuration: LOGIC SYMBOL | INP | JTS | OUTPUT | |-----|-----|--------| | Tn | ) | Tn + 1 | | J | к | Q | | L | L | Qn | | L | н | L | | н | L | н | | н | н | Qn | Tn = BIT TIME BEFORE CLOCK PULSE Tn + 1 = BIT TIME AFTER CLOCK PULSE TRUTH TABLE 242H Rev A Sheet 1 of 2 FUNCTIONAL DIAGRAM 242H Rev A Sheet 2 of 2 The 243 package consists of two Schottky-type, edge-triggered flip-flops with asynchronous set (S) and clear (R) inputs. Data from the J and K inputs is loaded into the FF while the clock is high, and is available at the outputs when the clock goes low. Data at J and K may change while the clock is high, but must be stable during the input set-up time, which is just prior to the clock going low. Typical set-up times are 10 nsec for the 243LS, and 3 nsec for the 243S. Data at the S and R inputs will override any clocked data (J-K) inputs. #### NOTES: - 1. Symbol sections may appear separately. - Vendor identification: | 3 | <u>Element</u> | Vendor Number | |---|----------------|---------------| | | 243LS | 74LS112 | | | 243S | 74S112 | 3. Package pin configuration: # LOGIC SYMBOL | | INPUTS | | OUTPUT | |---|--------|----|--------| | 1 | Tn | | Tn+1 | | | J | K | Q | | | L | L | Qn | | | L | н | L | | i | н | L, | н | | | н | н | ۵n | TRUTH TABLE FUNCTIONAL DIAGRAM (EITHER SECTION) 243 Rev A Sheet 1 of 1 Element 300 is a high-gain operational amplifier mounted on a single chip. | <u>Pin</u> | <u>Function</u> | |------------|------------------------| | 1 | Input Frequency Comp. | | 2 | Inverting Input | | 3 | Non-inverting Input | | 4 | -V (Connected to Case) | | 5 | Output Frequency Comp. | | 6 | Output | | 7 | +V | | 8 | Input Frequency Comp. | # LOGIC SYMBOL # NOTE: 1. Vendor Identification: 709C PACKAGE PIN CONFIGURATION 300 Rev. D Sheet 1 of 1 Element 301 is a frequency compensated, high gain, operational amplifier. | <u>Pin</u> | <u>Function</u> | |------------|--------------------------| | 1 | Offset Null | | 2 | Inverting Input | | 3 | Non-inverting Input | | 4 | -v | | 5 | Offset Null | | 6 | Output | | 7 | +V | | 8 | Not Used (no connection) | LOGIC SYMBOL # NOTE: 1. Vendor Identification: 741C PACKAGE PIN CONFIGURATION 301 Rev. C Sheet 1 of 1 Element 302 is a high performance, wide-band amplifier with differential inputs and outputs. Fixed gains of 100 and 400 are obtained by jumpering gain select pins 3 and 10, or 4 and 9, respectively. A gain of 10 is realized if the four gain select pins are left open. Other gains within this 10-400 range may be obtained by using an external resistor. Emitter-Follower outputs provide low output impedance for driving capacitive loads. #### NOTES: - 1. Vendor identification: 733C - 2. Package pin configuration: (pin 5 connects to case) LOGIC SYMBOL Element 304 is a high-speed, high-gain operational amplifier for use where fast signal acquisition or wide band width is required. The 304 features fast setting time, high slew rate (100 V/ $\mu$ s), low offsets and high output swing for large signal applications. #### NOTES: - 1. Vendor identification: µA715C - 2. Package pin configuration: E=EXTERNAL COMPONENTS F=FREQ COMPENSATION LOGIC SYMBOL Element 306 is a pair of frequency compensated, high gain, operational amplifier. | <u>Pin</u> | <u>Function</u> | |------------|-----------------------| | 1 ' | Inverting Input A | | 2 | Non-inverting Input A | | 3 | Offset Null A | | 4 | -v | | 5 | Offset Null B | | 6 | Non-inverting Input B | | 7 | Inverting Input B | | 8 | Offset Null B | | 9 | +V (B) | | 10 | Output B | | 11 | No Connections | | 12 | Output A | | 13 | +V (A) | | 14 | Offset Null A | 1. Vendor Identification: 747C PACKAGE PIN CONFIGURATION LOGIC SYMBOL Element 307 is a differential voltage comparator. | <u>Pin</u> | <u>Function</u> | |------------|---------------------| | 1 | GND | | 2 | Non-inverting Input | | 3 | Inverting Input | | 4 | -v | | 5 | No Connection | | 6 | No Connection | | 7 | Output | | 8 | +V | # $\begin{array}{c|c} +12V \\ \hline 8 \\ \hline 2 \\ \hline 5 > 0V \\ \hline 307 \\ \hline -6V \end{array}$ LOGIC SYMBOL # NOTE: 1. Vendor Identification: 710 PACKAGE PIN CONFIGURATION 307 Rev. C Sheet 1 of 1 Element 308 is a hi-slew-rate operational amplifier. | <u>Pin</u> | <u>Function</u> | |------------|------------------------| | 1 | Offset Null | | 2 | Inverting Input | | 3 | Non Inverting Input | | 4 | v- | | 5 | Offset Null | | 6 | Output | | 7 | V+ | | 8 | Frequency Compensation | | OTES: | | LOGIC SYMBOL #### NOTES: 1. Vendor identification: 531T PACKAGE PIN CONFIGURATION 308 Rev C Sheet 1 of 1 Element 309 is a wide-band differential amplifier with a nominal voltage gain of 9. # NOTES: 1. Vendor identification: 3001 LOGIC SYMBOL PACKAGE PIN CONFIGURATION 309 Rev C Sheet 1 of 1 Element 310 is a dual differential-voltage comparator. Maximum common-mode input voltage range is ±7 V. Maximum differential input voltage range is ±5 V. A minimum differential input voltage of 5.0 mV is required to switch the output. #### NOTES - 1. To show symbol sections separately, duplicate the $\rm V_{CC}$ and $\rm V_{EE}$ pins (2 each) and Ground symbol for each section. - 2. Vendor identification: MC1414 - 3. Package pin configuration: LOGIC SYMBOL | DIFFERENTIAL<br>INPUT | STROBE<br>(G) | OUTPUT | |------------------------------------|---------------|--------| | V <sub>TD</sub> ≥ 5.0 mV | L | L | | V <sub>ID</sub> ≥ 3.0 mV | Н | н | | -5.0 mV < V <sub>TD</sub> < 5.0 mV | L | L | | 3.0 mV V ID V 3.0 mV | н | ? | | V <sub>ID</sub> ≤ −5.0 mV | L | L | | VID 2 0.0 mV | Н | L | ? = INDETERMINATE OUTPUT TRUTH TABLE Element 313 is a frequency compensated, high gain, operational applifier. | <u>Pin</u> | Function | |------------|--------------------------| | 1 | Offset Null | | 2 | Inverting Input | | 3 | Non-inverting Input | | 4 | -V | | 5 | Offset Null | | 6 | Output | | 7 | +V | | 8 | Not Used (no connection) | #### NOTE: 1. Vendor Identification: 741 PACKAGE PIN CONFIGURATION LOGIC SYMBOL Element 315 is a wide-band amplifier for frequencies up to 200 MHz. #### NOTES: - 1. Vendor identification: CA3040 - 2. Package pin configuration: LOGIC SYMBOL **FUNCTIONAL DIAGRAM** 315 Rev A Sheet 1 of 1 Element 316 is a wide band, unity-gain current amplifier capable of providing peak currents of ±200 mA into a 50-ohm load. The symmetrical class-B output provides a constant low output impedance for both the positive and negative slopes of the output pulses. Separate connections are provided for + (Vcc) and - (VEE) voltages to both the input and output stages (see electrical schematic diagram). This increases the versatility of operation by allowing a decreased voltage to be applied to the output stage $(\Omega^3, \Omega^4)$ , thereby minimizing the power dissipation. Typical applications: differential input/output op amp, booster amplifier, level shifter, pulse-transformer driver, and transmission-line driver. #### NOTES - 1. Vendor identification: LH0002CH - 2. Package pin configuration: LOGIC SYMBOL ELECTRICAL SCHEMATIC DIAGRAM 316 Rev B Sheet 1 of 1 Element 318 is a dual, high-performance operational amplifier. | <u>Pin</u> | Function | | |------------|-----------------------|----| | 1 | Output A | | | 2 | Inverting Input A | | | 3 | Non Inverting Input A | | | 4 | V- | | | 5 | Non Inverting Input B | | | 6 | Inverting Input B | | | 7 | Output B | 2 | | 8 | V+ | ¥" | | OMEG. | | | LOGIC SYMBOL #### NOTES: 1. Vendor identification: 72558 PACKAGE PIN CONFIGURATION 318 Rev B Sheet 1 of 1 The 320 circuit is a negative voltage regulator that can be programmed by an external resistor to provide any voltage from -40 V to 0 V while operating from a single unregulated supply. Regulation is 1 mV, no load to full load. The full-load current of 25 mA can be increased by adding external transistors. See page 320-2 for typical applications. #### NOTES: - 1. Vendor identification: LM304 - Package pin configuration: (pin 10 is unused) T = TERMINATION D = DIVIDER COMPONENTS B = BIAS CIRCUIT (REFERENCE VOLTAGE) -V = UNREGULATED INPUT C = CURRENT MONITOR REPLACE m WITH NOMINAL VOLTAGE AS DETERMINED BY D REPLACE m' WITH NOMINAL CURRENT AS DETERMINED BY C LOGIC SYMBOL SEPARATE BIAS SUPPLY 320 Rev B Sheet 2 of 2 The 321S is a dual differential comparator. Output (pin 10) is high when either pin 2 is at a lower potential than pin 3 and pin 13 is high, or pin 6 is at a lower potential than pin 5 and pin 9 is high. A low level to pin 9 or 13 will inhibit operation of that section. #### NOTES: - 1. Vendor identification: TSC 5711 - 2. Package pin configuration. LOGIC SYMBOL **FUNCTION SEQUENCE** Element 322 is a frequency compensated, high speed, operational amplifier. | | <u>Pin</u> | Function | |---|------------|----------------------------| | | 1 | Offset Null/Compensation 1 | | | 2 | Inverting Input | | 3 | 3 | Non-inverting Input | | | 4 | -v | | | 5 | Offset Null/Compensation 3 | | | 6 | Output | | | 7 | +V | | | 8 | Compensation 2 | | | | | # LOGIC SYMBOL #### NOTE: 1. Vendor Identification: LM318 PACKAGE PIN CONFIGURATION 322 Rev. B Sheet 1 of 1 | <u>Pin</u> | Function | |------------|-----------------------| | 1 | Output A | | 2 | Inverting Input A | | 3 | Non-inverting Input A | | 4 | $v_{ m EE}$ | | 5 | Non-inverting Input B | | 6 | Inverting Input B | | 7 | Output B | | 8 | $v_{CC}$ | # NOTE: Vendor Identification: MC1458/N5558 PACKAGE PIN CONFIGURATION **FUNCTION DIAGRAM** Element 326 is a high-gain operational amplifier. | <u>Pin</u> | Function | |------------|---------------------| | 1 | No Contact | | 2 | No Contact | | 3 | Offset Null | | 4 | Inverting Input | | 5 | Non-Inverting Input | | 6 | v- | | 7 | No Contact | | 8 : | No Contact | | 9 | Offset Null | | 10 | Output | | 11 | V+ | | 12 | No Contact | | `13 | No Contact | | 14 | No Contact | | | | # NOTE: 1. Vendor Identification: 741C # PACKAGE PIN CONFIGURATION LOGIC SYMBOL Element 327 is a dual-polarity voltage regulator for providing balanced positive and negative output voltages at currents up to 100 mA. Internally, the device is set for ±15 V outputs, but voltage and balance pins permit simultaneous adjustments from 8 to 20 volts. Input voltages up to ±30 V can be used, and current monitor connections provide for adjustable current limiting. For typical applications, see page 327-2. #### NOTES - 1. Vendor identification: MC1468L - 2. Package pin configuration REPLACE m WITH NOMINAL VOLTAGE AS DETERMINED BY VOLTAGE AND BALANCE ADJUST COMPONENTS. REPLACE m' WITH NOMINAL CURRENT AS DETERMINED BY CURRENT MONITOR COMPONENTS. LOGIC SYMBOL BASIC 50 mA REGULATOR **VOLTAGE ADJUST/BALANCE CIRCUIT** 327 Rev B Sheet 2 of 2 The 329 circuit is a wide-band RF/IF/Audio amplifier with external AGC control. # NOTES: - 1. Vendor identification: 1590 - 2. Package pin configuration. (TO-99 metal case) LOGIC SYMBOL 329 Rev C Sheet 1 of 1 The 330 circuit is a differential voltage comparator. The circuit has differential analog inputs and complementary logic outputs compatible with ECL. A latch function allows the comparator to be used in a samplehold mode. If the latch enable input is high, the comparator functions normally. When the latch enable goes low, the comparator outputs are locked in their existing logical states. | <u>Pin</u> | <u>Function</u> | |------------|---------------------| | 1 | +V | | 2 | Non-inverting Input | | 3 | Inverting Input | | 4 | Latch Enable | | 5 | -v | | 6 | No Connection | | 7 | Q Output | | 8 | Q Output | | 9 | GND | | 10 | GND | # NOTE: 1. Vendor identification: AM685 # PACKAGE PIN CONFIGURATION **FUNCTION DIAGRAM** 330 Rev A Sheet 1 of 1 Element 331A is a dual-polarity tracking voltage regulator that provides balanced or unbalanced positive and negative output voltages at currents up to 200 mA. A single external resistor adjustment changes both outputs between the limits of ±50 mV and ±42 V. The 331A comes in a 9-pin (type H) "top hat" package that can dissipate up to 3 W. Element 331 is similar to the 331A, except that it comes in a 14-pin DIP that can dissipate up to 900 mW. #### NOTES # 1. Vendor identification: | Element | Vendor Number | |-------------|---------------| | 331<br>331A | RC4194D | | 3 2 TA | RC4194TK | # 2. Package pin configuration: REPLACE m WITH NOMINAL VOLTAGE AS DETERMINED BY BIAS (B) AND BALANCE (N) COMPONENTS # LOGIC SYMBOL 331 Rev B Sheet 1 of 1 The 332 and 353 circuits are positive voltage regulators. Output voltage is adjustable from 4.5 to 40 volts. The full-load output current of the 332 is 45 mA, that of the 353 is 25 mA. Either of these may be increased in excess of 10A by using an external pass transistor. The 332 comes in an 8-pin metal can, the 353 in an 8-pin DIP. | <u>Pin</u> | Function | |------------|-------------------| | 1 | Current Limit | | 2 | Booster Output | | 3 | Unregulated Input | | 4 | Ground | | 5 | Reference Bypass | | 6 | Feedback | | 7 | Compensation | | 8 | Regulated Output | | | | #### NOTES # 1. Vendor identification: | Element | Vendor Number | |---------|---------------| | 332 | LM305A | | 353 | LM376 | # 2. Package pin configurations: PIN 4 CONNECTED TO CASE 332 REPLACE m WITH NOMINAL VOLTAGE AS DETERMINED BY D DIVIDER. REPLACE m' WITH NOMINAL CURRENT AS DETERMINED BY C. # LOGIC SYMBOL 332/353 Rev A Sheet 1 of 1 Element 333 is a dual-polarity tracking voltage reulator that provides balanced positive and negative 15 V outputs at currents up to 100 mA. The type-H packaging permits heat dissipation of up to $2.4~\rm W.$ The 333 circuit may also be used as a single-output regulator with up to $+50~\mathrm{V}$ output, where: (V out +3 V) <V in <60 V #### NOTES - 1. Vendor identification: RC1495TK - 2. Package pin configuration: LOGIC SYMBOL SINGLE +50 V OUTPUT $(I_0 \le 100 \text{ mA})$ TYPICAL APPLICATIONS The 334 circuit is a monolithic voltage regulator. Internal circuitry consists of a voltage reference, a differential error amplifier, and a series pass transistor. Typical applications for this device are shown in figures A and B on page 334-2. | <u>Pin</u> | <u>Function</u> | |------------|------------------------| | 1 | No Connection | | 2 | Current Limit | | 3 | Current Sense | | 4 | Inverting Input | | 5 | Non-inverting Input | | 6 | Voltage Reference | | 7 | Ground | | 8 | No Connection | | 9 | Not Used | | 10 | +V out | | 11 | +V1 (V <sub>C</sub> ) | | 12 | +V2 (V <sub>CC</sub> ) | | 13 | Compensation | | 14 | No Connection | ### NOTES: - 1. Vendor identification: MC1723C - 2. Package pin configuration: C=CURRENT MONITOR COMPONENTS D=DIVIDER COMPONENTS F=FREQUENCY COMPENSATION COMPONENTS | | - | |----------------------------------------------------------|------------------------------------| | 150 mA<br>5 40.0 V<br>0 37.0 V<br>03 0.2 %VO<br>.8 7.5 V | | | | 5 40.0 V<br>0 37.0 V<br>03 0.2 %VO | \* IL = 1 mA to 50 mA LOGIC SYMBOL ### Typical Application: Figure A provides an output current up to 150 mA. For higher currents, figure B is substituted, using an external transistor to source the high current. Here, the series output resistor, RSC, senses the output current. Output voltage is applied to one input (pin 4) of the error amplifier. Resistors R1 and R2 drop the internal reference voltage to the desired output reference voltage, which is applied to the other error amplifier input (pin 5). In this example, the output voltage is compared with the output reference voltage. Any difference voltage is amplified, and the resulting regulator output drives the series pass transistor in direct proportion to the output load. If the current limit is reached, the output current remains constant, and the output voltage decreases for a greater load. Capacitor 'C' provides for frequency compensation. 334 Rev A Sheet 2 of 2 Element 338 is a dual high-gain operational amplifier. # NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: MC1437 - 3. Package pin configuration: LOGIC SYMBOL **EQUIVALENT CIRCUIT** TYPICAL APPLICATION Element 339 consists of two high-speed voltage comparators in one package. Each section provides an open-collector output capable of driving lamps or relays requiring up to 25 mA. Inputs and outputs can be isolated from system ground. The 339 can operate from a single +5 V supply, or from $\pm$ supplies with a total potential difference of up to 36 V. Maximum differential input voltage is $\pm5$ V. ### NOTES - 1. If sections appear separately, the supply-voltage pins are repeated as needed and only the applicable ground pin is shown for each section. - 2. Vendor identification: LM319 - Package pin configuration and functional diagram: LOGIC SYMBOL Element 340 is a high-performance operational amplifier with high open-loop gain, high common-mode range, internal frequency compensation, and exceptional temperature stability. Internal short-circuit protection allows for nulling of the offset voltage. # NOTES: 1. Vendor identification: | Element | Vendor Number | |---------|---------------| | 340 | 741C | | 340A | 741S | 2. Package pin configuration: (pin 8 not connected) LOGIC SYMBOL Element 341 consists of four independent precision voltage comparators, each having an offset voltage specification as low as 2 mV, maximum. The 341 interfaces directly with TTL and CMOS. Operating range is +2 V dc to +36 V dc, or ±1 V dc to ±18 V dc. Current drain (0.8 mA) is independent of supply voltage. The input common-mode voltage range includes ground, even when operating from a single po power supply. # NOTES: - 1. Sections may appear separately (VCC and GND connections repeated). - 2. Vendor identification: LM339 - 3. Package pin configuration: LOGIC SYMBOL Element 356 is a negative-voltage regulator. Output currents in excess of 1A can be delivered with adequate heat sinking. Thermal overload and short circuit protection is provided internally, and "safe area" compensation at the output reduces the short-circuit as the voltage across the pass transistor is increased. ### NOTES: #### 1. Vendor identification: | Element | Vendor Number | |---------|----------------------| | 356A | MC7905C/LM320T-5 | | 356B | MC7905.2C/LM320T-5.2 | | 356C | MC7912C/LM320T-12 | | 356D | MC7915C/LM320T-15 | 2. Package pin configuration: (heat sink connected to pin 3) Replace 'm' in qualifying symbol according to the value in parentheses below for the element used: | 356 A | (-5) | |-------|--------| | 356 B | (-5.2) | | 356 C | (-12) | | 356 D | (-15) | LOGIC SYMBOL T0220 Element 357 is a positive-voltage regulator featuring internal current limiting, thermal shutdown, and safe-area compensation. Output currents in excess of 1A are possible with adequate heat sinking. # NOTES: #### 1. Vendor identification: | Element | Vendor Number | |---------|-----------------| | 357A | 7805C/LM340T+5 | | 357B | 7806C/LM340T+6 | | 3.57C | 7808C/LM340T+8 | | 357D | 7812C/LM340T+12 | | 357E | 7815C/LM340T+15 | | 357F | 7818C/LM340T+18 | | 357E | 7824C/LM340T+24 | 2. Package pin configuration: (heat sink connected to pin 3) Replace 'm' in qualifying symbol according to the value in parentheses below for the element used: | 357 A | (+5) | |-------|-------| | 357B | (+6) | | 357C | (+8) | | 357 D | (+12) | | 357 E | (+15) | | 357F | (+18) | | 357G | (+24) | # LOGIC SYMBOL T0220 Element 386 consists of three independent operational transconductance amplifiers and an independent bias regulator. Maximum potential between +V and -V pins is 14 volts. Typical common-mode input voltage range is +4.6 to -5.2 volts. # NOTES - 1. Vendor identification: CA3060AD - 2. Package pin configuration: B=BIAS COMPONENTS T=TERMINATION COMPONENTS m=-V + 7 V LOGIC SYMBOL The 500 circuit is a synchronous 4-bit up/down counter. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincidently with each other when so instructed by the steering logic. The outputs of the four master-slave flip-flops are triggered by a low-to-high-level transition of either count (clock) input. The direction of counting is determined by which count input is pulsed while the other count input is high. The counter is fully programmable; that is, the counter may be preset to any state by entering the desired data at the data inputs while the load input (pin 11) is low. The output will then change to agree with the data inputs independently of the count pulses. A high level applied to the clear input forces all outputs to the low level. The clear function is independent of the count and load inputs. #### NOTES: - 1. Input/Output identifiers are not part of the symbol. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 500 | 74193,9366 | | 500LS | 74LS193 | 3. Package pin configuration. LOGIC SYMBOL # NOTE: - ILLUSTRATED ABOVE IS THE FOLLOWING SEQUENCE: 1. CLEAR OUTPUTS TO ZERO. 2. LOAD (PRESET) TO BCD THIRTEEN. 3. COUNT UP TO FOURTEEN, FIFTEEN, CARRY, ZERO, ONE AND TWO. 4. COUNT DOWN TO ONE, ZERO, BORROW, FIFTEEN, FOURTEEN AND THIRTEEN. # COUNTING SEQUENCE 500 Rev B Sheet 3 of 3 The 501 circuit is a 5-bit comparator that provides comparison between two 5-bit words and gives three outputs: "less than", "greater than", and "equal to". A high level on the active low enable (pin 1) forces all three outputs low. # NOTES: - 1. Vendor identification: 9324 - 2. Package pin configuration. # 3. Pin names: | Pin | Function | |---------------|---------------------------------| | 1 | Enable (active low) input | | 9,10,11,12,13 | Word A parallel inputs | | 3,4,5,6,7 | Word B parallel inputs | | 2 | A Less Than B (A < B) output | | 14 | A Equal to B (A=B) output | | 15 | A Greater Than B (A > B) output | | INPUT | | OUTPUT | | | | |-------|------|----------------------------------------|------------------------------------------------|-------|------| | L | Α | В | A <b< th=""><th>A &gt; B</th><th>A=B</th></b<> | A > B | A=B | | ĦLLL | WORD | A = WORD B<br>A > WORD B<br>A < WORD B | דון בין | L H L | רבדר | H = HIGH LEVEL L = LOW LEVEL X = EITHER HIGH OR LOW LEVEL TRUTH TABLE LOGIC SYMBOL FUNCTION DIAGRAM Rev D Sheet 0 0f N The 502 circuit is an 8-bit parity generator/checker with complementry outputs and control inputs to facilitate operation in either odd-or even-parity applications. # NOTES: - 1. Vendor identification: 74180 - 2. Package pin configuration. LOGIC SYMBOL | INPUTS | | OUT | PUTS | | |--------------------------------------|----------|----------|----------|----------| | Σ OF 1's AT PINS<br>1, 2, 8 THRU 13 | PIN<br>3 | PIN<br>4 | PIN<br>5 | PIN<br>6 | | EVEN<br>ODD<br>EVEN<br>ODD<br>X<br>X | 00-0 | 0 0 0 | -00-0- | 000- | X = IRRELEVANT # TRUTH TABLE FUNCTION DIAGRAM Element 505 is a 1-of-8 multiplexer/selector that takes data from one of eight data inputs, depending upon the state of the select inputs, and gates it to pin 5 when G8 (strobe input) goes low. When the strobe input is high, pin 5 will be low. Pin 6 is the complement of pin 5. #### NOTES: 1. Vendor identification: | Element | Vendor Number | |---------|---------------| | 505 | 74151 | | 505S | 74S151 | LOGIC SYMBOL | INPUTS | | | | | | | | | | | | OUT | PUTS | |--------|---|-----|--------|----|----|----|----|----|----|----|----|-----|------| | С | В | Α | STROBE | DO | DI | D2 | D3 | D4 | D5 | D6 | D7 | Υ | Ÿ | | Х | Х | Х | ı | Х | X | Х | Х | Х | Х | Х | Х | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | х | x | х | X | X | х | × | 0 | 1 | | 0 | 0 | 0 | 0 | - | × | x | Х | Х | х | X | X | ı | 0 | | 0 | 0 | - 1 | 0 | Х | 0 | х | Х | Х | Х | X | Х | 0 | _ | | 0 | 0 | - | 0 | Х | _ | х | X | Х | Х | Х | Х | ı | 0 | | 0 | 1 | 0 | 0 | Х | Х | 0 | X | х | Х | Х | Х | 0 | 1 | | 0 | 1 | 0 | 0 | Х | Х | ı | Х | Х | Х | Х | Х | 1 | 0 | | 0 | - | _ | 0 | × | Х | Х | 0 | Х | × | Х | X | 0 | 1 | | 0 | 1 | _ | 0 | X | × | X | _ | х | X | Х | х | ı | 0 | | ı | 0 | 0 | 0 | Х | × | × | Х | 0 | x | х | X | 0 | 1 | | i | 0 | 0 | 0 | Х | × | х | Х | 1 | х | х | х | ı | 0 | | ı | 0 | ı | 0 | Х | Х | 0 | Х | Х | 0 | Х | х | 0 | ı | | 1 | 0 | - | 0 | Х | Х | Х | × | х | 1 | Х | Х | ı | 0 | | ı | 1 | 0 | 0 | х | Х | х | х | × | х | 0 | х | 0 | 1 | | 1 | ı | 0 | 0 | Х | Х | х | Х | х | х | ı | х | 1 | 0 | | - 1 | ı | 1 | 0 | X | х | х | х | х | Х | Х | 0 | 0 | 1 | | | ı | ı | 0 | Х | Х | х | Х | × | × | Х | 1 | ı | 0 | TRUTH TABLE FUNCTIONAL DIAGRAM The 506 circuit is a 4-bit shift register capable of shifting right, shifting left, or parallel-in, parallel-out operations. When the mode input (pin 6) is low, the parallel inputs (pins 2 through 5) and clock 2 input (pin 8) are disabled. Serial data may then be entered at pin 1 and shifted right from pin 10 toward pin 13 under control of the right shift clock (pin 9). When the clock input is high, the serial input is enabled. When the clock goes low, the serial input is disabled, and the data is transferred to output pin 13. The right shift of data at the outputs also occurs at this time. When the mode input is high, the serial input and right shift clock are disabled and the circuit now functions as four R-S master-slave FF's with a common clock input, clock 2 (pin 8). By connecting pin 10 to pin 4, pin 11 to pin 3, and pin 12 to pin 2, a left-shift register is formed with input pin 5 as the serial input and pin 8 as the left shift clock. Thus, the circuit can shift left or right at independent clock rates by controlling the mode input. #### NOTES: - 1. Vendor identification: 7495A - 2. Package pin configuration: LOGIC SYMBOL 506 Rev B Sheet 2 of 3 506 Rev B Sheet 3 of The 507 circuit is a 4-line-to-10-line (BCD-to-decimal) decoder. For encoded input counts of 0 through 9 (0000-1001), the appropriate decimal output goes low. For other input states (1010-1111), all outputs are high. #### NOTES: - 1. Vendor identification: 7442/9352 - 2. Package pin configuration: LOGIC SYMBOL FUNCTIONAL DIAGRAM Element 508 consists of two 4-line-to-1-line multiplexers with common select inputs and a separate low-active enable (high-active inhibit) input for each section. When either inhibit/enable input (pins 1, 15) is high, the output from that section will be low, regardless of which data input has been selected. When inhibit/enable is low, the output follows that of the selected data input. #### NOTES: - 1. Vendor Identification: 74153 - 2. Package pin configuration. LOGIC SYMBOL | | SELECT<br>INPUTS | | TA IN | PUTS | | ENABLE | OUTPUT | |---|------------------|---|-------|------|---|--------|--------| | 2 | 14 | 6 | 5 | 4 | 3 | ! | 7 | | X | х | Х | х | Х | Х | н | L | | L | L | L | × | x | × | L | L | | L | L | н | × | × | × | L | н | | L | н | х | L | × | × | L | L | | L | н | х | н | x | Х | L | н | | н | L | × | × | L | × | L | L | | Н | L | × | × | н | × | L | н | | Н | н | х | × | × | L | L | L | | н | şΗ | х | Х | × | н | L | н | H = HIGH L = LOW X = EITHER HIGH OR LOW TRUTH TABLE 508 Rev. A Sheet 2 of 2 The 509 circuit is a 4-bit, high-speed, parallel arithmetic logic unit (ALU). It can perform 16 different arithmetic operations or 16 different logic operations on active high or active low data. The function table on page 509-2 lists these operations. Placing a high on the mode control input (M) causes the 509 circuit to perform logic operations on the individual bits as listed. When the mode control input is low, the device performs arithmetic operations on the two 4-bit words. The carry out Cn+4 signal provides for ripple carry between devices, or for carry look-ahead between packages using the carry propagate (P) and carry generate (G) signals. In slower circuits, the 509 circuit may be used in a ripple carry mode by connecting the $\overline{\text{Cn+4}}$ signal to the carry input $(\overline{\text{Cn}})$ of the next unit. Using the 509 circuit in conjunction with the 510 circuit, carry look-ahead circuit makes possible high speed operation. Each group of four 509's requires one 510. The 509 circuit subtracts by 1's complement addition and generates the 1's complement of the subtrahend internally. The resultant output is A-B-1, which requires an end-around or forced carry to provide A-B. Logic equivalence between the four bits of A and the four bits of B is indicated by the A = B output being high when the unit is in the subtract mode. The open-collector A = B output can be wire-AND connected to other A = B outputs to give a comparison for more than four bits. Used with the carry out signal, the A = B signal can indicate A > B and A < B. The A = B output must connect to a pull-up resistor tied to Vcc. # NOTES: 1. Vendor identification: | | Element | Vendor Number | , <del>4</del> ~ | 1 24 V <sub>CC</sub> | |----|--------------|----------------|------------------|----------------------| | | 509 | 74181 | | | | | 509 <b>s</b> | 74S181 | | - | | 2. | Package pin | configuration: | | | | | | GND | ,, | L.3 | LOGIC SYMBOL | MODE SELECT | | | | | /E LOW INPUTS | ACTIVE HIGH INPUTS AND OUTPUTS | | | |-------------|-----|----|----|--------------------|-----------------------------|--------------------------------|----------------------------|--| | S 3 | ·S2 | SI | so | LOGIC<br>(M=H) | ARITHMETIC<br>(M=L)(Cn =L) | LOGIC<br>(M=H) | ARITHMETIC<br>(M=L)(Cn =H) | | | L | L | L | ٦ | Ā | A MINUS I | Ā | A | | | L | L | L | н | AB | AB MINUS I | A + B | A + B | | | L. | L | н | L | A + B | AB MINUS I | ĀB | $A + \overline{B}$ | | | L | L | Н | н | LOGICAL I | MINUS I | LOGICAL O | MINUS I | | | L | Н | L | L | A + B | A PLUS $(A + \overline{B})$ | AB | A PLUS AB | | | L | Н | L | Н | B | AB PLUS (A + B) | B | (A +B) PLUS AB | | | L | Н | Н | L | A ⊕ B | A MINUS B MINUS I | А⊕В | A MINUS B MINUS I | | | L | н | Н | н | $A + \overline{B}$ | $A + \overline{B}$ | AB | AB MINUS I | | | н | L | L | L | AB | A PLUS (A + B) | A + B | A PLUS AB | | | н | L | L | Н | А ⊕ В | A PLUS B | A⊕B | A PLUS B | | | н | L | Н | L | В | AB PLUS (A +B) | В | (A +B) PLUS AB | | | н | L | Н | Н | A + B | $A + \overline{B}$ | AB | AB MINUS I | | | н | Н | L | L | LOGICAL O | A PLUS A ② | LOGICAL I | A PLUS A ② | | | н | Н | L | н | ΑB | AB PLUS A | $A + \overline{B}$ | (A+B) PLUS A | | | Н | Н | н | L | AB | AB PLUS A | A + B | (A + B) PLUS A | | | н | Н | Н | н | Α | A | Α | A MINUS I | | ① Add "plus 1" to arithmetic operation when Cn is active. # FUNCTION TABLE Each bit is shifted to the next more significant position. **FUNCTIONAL DIAGRAM** The 510 circuit is a look-ahead carry generator. It is generally used with the type 509 arithmetic logic unit circuit to provide carry look-ahead capability. Each 510 circuit accepts up to four pairs of active-low carry propagate ( $P_0$ , $P_1$ , $P_2$ , $P_3$ ) and carry generate ( $G_0$ , $G_1$ , $G_2$ , $G_3$ ) signals and an active-high carry input (Cn). The 510 circuit can anticipate a carry across four adders or groups of adders, and provides the anticipated active-high carries ( $C_{n+X}$ , $C_{n+Y}$ , $C_{n+Z}$ ). The 510 circuit also has active-low carry propagate ( $P_0$ ) and carry generate ( $P_0$ ) outputs for cascading. Cascaded 510 circuits can provide look-ahead across N-bit adders. #### NOTES 1. Vendor identification: | Element | Vendor Number | |---------|---------------| | 510 | 74182 | | 510S | 74S182 | 2. Package pin configuration: GO, GI, G2 AND G3 — CARRY GENERATE INPUTS PO, PI, P2 AND P3 — CARRY PROPAGATE INPUTS C - CARRY INPUT Cn+x, Cn+y, AND Cn+z — CARRY OUTPUTS G - CARRY GENERATE OUTPUT P - CARRY PROPAGATE OUTPUT #### LOGIC SYMBOL | | INPUTS | | | | | | | | | OUTPUTS | | | | |----|--------|----|----|----|----|----------------|----|----|------------------|---------|------------------|----|---| | Сn | Go | Po | Gı | Pi | G2 | P <sub>2</sub> | G3 | Рз | c <sub>n+x</sub> | Cn+Y | c <sub>n+z</sub> | G | Р | | X | Н | Н | | | | | | | L | | | | | | L | Н | X | | | | | | | L | | | | | | x | L | х | | | | | | | н | | | | | | н | X | L | | | | | | | н | | | | | | Х | X | х | н | Н | | | | | | L | | | | | X | Н | н | Н | X | | | | | | L | | | | | L | н | X | Н | X | | | | | | L | | | | | х | X | × | L | × | | | | | | н | | | | | х | L | X | X | L | | | | | | н | | | | | н | X | L | X | L | | | | | | Н | | | | | X | X | X | X | × | Н | Ĥ | | | | | L | | | | х | X | X | Н | н | H. | X | | | | | L | | | | х | Н | н | н | X | н | X | | | | | L | | | | L | Н | X | н | × | н | х | | | | | L | | | | х | X | x | X | × | L | X | | | | | Н | | | | х | X | X | L | X | X | L | | | | | н | | | | х | L | X | X | L | × | L | | | | | Н | | | | н | X | L | X | L | × | L | | | | | Н | | | | | X | | X | x | X | X | Н | Н | | | | н | | | | X | | X | × | н | Н | н | X | | | | н | | | ļ | X | | Н | н | н | X | Н | X | | | | Н | | | | Н | | Н | X | Н | X | Н | X | 1 | | | Н | | | l | X | | X | X | X | X | L | X | | | | L | | | | X | | X | X | L | X | X | L | | | | L | | | l | X | | L | X | X | L | X | L | | | | L | | | L. | L | | X | L | X | L | X | L | <u> </u> | | | _L | | | | | Н | | X | | X | | X | | | | | Н | | | | X | | Н | | X | | X | | | | | Н | | | | X | | X | | : <b>H</b> | | X | | | | | Н | | | | X | | X | | X | | Н | | | | | н | | i | | L | | L | | L | | L | 1 | | | | L | TRUTH TABLE FUNCTIONAL DIAGRAM The 512 circuit is a 4-bit binary, synchronous, reversible up/down counter having a complexity of 58 equivalent gates. Synchronous operation is provided by having all flipflops clocked simultaneously so that the outputs change coincident with each other when so instructed by the steering logic. The outputs of the four master-slave flipflops are triggered on a low-to-high transition of the clock input if the enable input is low. A high at the enable input inhibits counting. Level changes at the enable input should be made only when the clock input is high. The direction of the count is determined by the state of the down/up input. When low, the counter counts up and when high, it counts down. The counter is fully programmable; that is, the outputs may be preset to any state by placing a low on the load input and entering the desired data at the data inputs. The output will then change to agree with the data inputs independently of the state of the clock input. Two outputs are available to perform the cascading function: ripple clock and maximum/minimum count. The latter output produces a high-level output pulse with a duration approximately equal to one complete cycle of the clock when the counter overflows or underflows. The ripple clock output produces a low-level output pulse equal in width to the low-level portion of the clock input when an overflow or underflow condition exists. Power dissipation is typically 325 milliwatts for either the decade or binary version. Maximum input clock frequency is typically 25 megahertz and is guaranteed to be at least 20 megahertz. LOGIC SYMBOL #### NOTES: - 1. Vendor identification: 74191, 9336 - 2. Package pin configuration: - I. LOAD (PRESET) TO BINARY THIRTEEN. - 2. COUNT UP TO FOURTEEN, FIFTEEN (MAXIMUM) ZERO, ONE, AND TWO. - 3. INHIBIT. - 4. COUNT DOWN TO ONE, ZERO (MINIMUM), FIFTEEN, FOURTEEN, AND THIRTEEN. TYPICAL, LOAD, COUNT, AND INHIBIT SEQUENCES FUNCTION DIAGRAM 512 Rev C Sheet 3 of 3 Element 514 is a 16-bit (4x4) random-access register file/memory with open-collector outputs and non-destructive readout. Separate Read/Write addressing permits reading from one 4-bit word location while simultaneously writing into another location. Writing or reading is accomplished when the corresponding enable signal is low. When the Read enable is high, all outputs will be high (see function tables). Maximum read and write times are 35 and 45 ns, respectively. #### NOTES: - 1. Vendor identification: 74170 - 2. Package pin configuration: LOGIC SYMBOL #### READ FUNCTION | | NPUT: | S | OUTPUT PINS | | | | | |---|-------|---|-------------|------|------|------|--| | 2 | ı | G | 10 | 9 | 7 | 6 | | | L | L | L | WOBI | WOB2 | WOB3 | WOB4 | | | L | Н | L | WIBI | WIB2 | WIB3 | WIB4 | | | Н | L | L | W2BI | W2B2 | W2B3 | W2B4 | | | Н | Н | L | w3BI | W3B2 | W3B3 | W3B4 | | | Х | Х | Н | Н | н | Н | Н | | # WRITE FUNCTION | ı | NPUT | S | WORD | | | | | | |---|------|---|------|-----|-----|-----|--|--| | 2 | 1 | O | 0 | 1 | 2 | 3 | | | | L | L | L | Q=D | Qn | Qn | Qn | | | | L | Н | L | Qn | Q=D | Qn | Qn | | | | Н | L | L | Qn | Qn | Q=D | Qn | | | | Н | Н | L | Qn | Qn | Qn | Q=D | | | | х | x | Η | Qn | Qn | Qn | Qn | | | - I. L = LOW, H= HIGH, X= DON'T CARE - 2. WOBI: WORD O, BIT I, ETC. - Q=D: THE FOUR STORED BITS WILL ASSUME THE BINARY VALUE OF THE FOUR DATA INPUT BITS. - 4. Qn: NO CHANGE 514 Rev A Sheet 1 of 1 The 515 shift resister consists of five setreset, master-slave flip-flops connected to perform parallel-to-serial or serial-to-parallel conversion of binary data. Since both the inputs and outputs to all flip-flops are accessible, parallel-in/parallel-out or serial-in/serial-out operation may be performed. All flip-flops are simultaneously set to the low state by applying a low voltage to the reset input (pin 16). This condition may be applied independent of the clock input (pin 1). The flip-flops may be independently set to the high state by applying a high to both the set input of the specific flip-flop and the common Gate input G3 (pin 8). Input G3 is provided to allow flexibility of either setting each flip-flop independently or setting two or more flip-flops simultaneously. G3 is also independent of the clock input or clear input. Transfer of information to the output pins occurs when the clock input goes from a low to a high. Since the flip-flops are J-K master-slave circuits, the proper information must appear at the two inputs of each flip-flop prior to the rising edge of the clock. The serial input provides this information to the first flip-flop, while the outputs of the subsequent flip-flops provide information for the remaining flip-flop inputs. The reset input (pin 16) must be at a high and the gate G3 input must be at a low when clocking occurs. ### NOTES: - 1. Vendor identification: - 2. Package pin configuration: LOGIC SYMBOL NOTE: FLIP-FLOPS C, D, AND E NOT SHOWN. THEY ARE IDENTICAL TO A AND B. # FUNCTIONAL DIAGRAM TIMING DIAGRAM 515 Rev A Sheet 2 of 2 The 519 circuit is a register made up of six D-type flip-flops with common clock and clear inputs. # NOTES: 1. Vendor identification: | Element | Vendor Number | |---------|---------------| | 519 | 74174 | | 519S | 74S174 | 2. Package pin configuration. LOGIC SYMBOL **FUNCTION SEQUENCE** **FUNCTION DIAGRAM** 519 Rev B Sheet 2 of 2 Element 520 contains four positive-edge-triggered D-type flip-flops with common clock and reset (clear) inputs. Each FF has complementary outputs. Information at the input is transferred to the output on the positive-going transition of the clock pulse. When the clock is either high or low, input data has no effect on the outputs. #### С RGTR 520 2 CD 3 7 5 CD 6 12 10 CD 11 15 13 CD 14 LOGIC SYMBOL ## NOTES: ### 1. Vendor identification: | Element | Vendor Number | |---------|---------------| | 520 | 74175 | | 520LS | 74LS175 | | 520S | 74S175 | # 2. Package pin configuration: | | INPUTS | | OUT | PUTS | |-------|----------|---|-----|------| | CLEAR | CLOCK | D | Q | Q | | L | × | х | L | Н | | н | <b>↑</b> | Н | Н | L | | н | <b>↑</b> | L | L | H | | Н | L | X | NC | NC | ↑= TRANSITION FROM LOW TO HIGH LEVEL X=DON'T CARE NC = SAME AS BEFORE INDICATED INPUT CONDITIONS WERE ESTABLISHED TRUTH TABLE FUNCTIONAL DIAGRAM 520 Rev B Sheet 2 of 2 The 521 circuit performs the addition of two 4-bit binary numbers. The sum ( $\Sigma$ ) outputs are provided for each bit and the resultant carry (C4) is obtained from the fourth bit. # NOTES: - 1. Vendor identification: 7483 - 2. Package pin configuration. | INPUT | | | | | OUTPUT | | | | | |------------|----------|-----------|----------|------------|-----------|-------------|------------|-----------|-------------| | | | | | WHE<br>CO= | | | WHE<br>CO= | | | | | | | | | | VHEN<br>2=L | | | VHEN<br>2=H | | Δ1<br>/ Α3 | BI<br>B3 | A2/<br>A4 | B2<br>B4 | Σι/<br>Σ3 | Σ2/<br>Σ4 | C2/<br>C4 | Σι<br>Σ3 | Σ2/<br>Σ4 | C2/<br>C4 | | L | L | L | L | L | L | L | Н | L | L | | Н | L | L | L | Н | L | L | L | Н | L | | L | Н | L | L | Н | L | L | L | Н | L | | Н | Н | L | L | L | Н | L | Н | Н | L | | L | L | н | L | L | Н | L | Н | Н | L | | Н | L | Н | L | Н | Н | L | L | L | н | | L | н | Н | L | Н | Н | L | L | L | H | | Н | Н | Н | L | L | L | Н | н | L | Н | | L | L | L | H | L | Н | L | ′H | Н | L | | Н | L | L | Н | Н | Н | L | L | L | Н | | L | Н | L | Н | Н | Н | L | L | L | H | | Н | Н | L | Н | L | L | Н | Н | L | H | | L | L | Н | Н | L | L | Н | Н | L | Н | | Н | L | Н | Н | Н | L | Н | L | Н | Н | | L | Н | H | H | Н | L | Н | L | Н | Н | | Н | Н | Н | Н | L | Н | Н | Н | H | Н | NOTE I: INPUT CONDITIONS AT AI, A2, BI, B2, AND CO ARE USED TO DETERMINE OUTPUTS $\Sigma$ I AND $\Sigma$ 2 AND THE VALUE OF THE INTERNAL CARRY C2. THE VALUES AT C2, A3, B3, A4, AND B4, ARE THEN USED TO DETERMINE OUTPUTS $\Sigma$ 3, $\Sigma$ 4, AND C4. # TRUTH TABLE ## LOGIC SYMBOL **FUNCTION DIAGRAM** Circuit type 522L is a quad 2-input selector/ storage register that allows four bits of data to be switched in parallel to the appropriate outputs from four 2-bit data sources. The outputs consist of four S-R morter-slave flip-flops that hold the data output states until new data is gated in. ### NOTES: 1. Vendor Identification | Element | Vendor Number | |---------|---------------| | 522 | 74L98 | 2. Package pin configuration. LOGIC SYMBOL **FUNCTION DIAGRAM** 522 Rev D Sheet 1 of 1 Element 524 performs a magnitude comparison of two 4-bit words (word A and word B). One of three conditions will exist and the output corresponding to that condition will be high (the other two will be low). For words greater than 4 bits, two or more circuits are cascaded using the cascade input (pins 2, 3 and 4). For applications requiring only an equality indication, the logic symbol may appear as in "B". In this usage, the grounded pins may not always be shown. ### NOTES: - 1. Vendor identification: 7485 - 2. Package pin configuration. | COMPARING INPUTS | | | CASCADING<br>INPUTS | | | OUTPUTS | | | | |----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------|---------------------|-------|-------|---------|-----|-------------------------------|-----| | A3 B3 | A2 B2 | AI BI | AO BO | A > B | A < B | A=B | A>B | A <b< td=""><td>A=B</td></b<> | A=B | | A3 > B3 | х | × | х | Х | Х | Х | Н | L | L | | A3 <b3< td=""><td>×</td><td>х</td><td>×</td><td>Х</td><td>х</td><td>х</td><td>L</td><td>Н</td><td>L</td></b3<> | × | х | × | Х | х | х | L | Н | L | | A3=B3 | A2>B2 | × | × | Х | Х | Х | Н | L | L | | A3=B3 | A2 <b2< td=""><td>х</td><td>X</td><td>X</td><td>Х</td><td>х</td><td>L</td><td>Н</td><td>L</td></b2<> | х | X | X | Х | х | L | Н | L | | A3=B3 | A2=B2 | AI>BI | Х | Х | Х | Х | Н | L | L | | A3=B3 | A2=B2 | AI < BI | х | х | х | Х | L | н | L | | A3=B3 | A2=B2 | AI=BI | AO>BO | X | х | Х | Н | L | L | | A3=B3 | A2=B2 | AI=BI | A0< B0 | Х | Х | Х | L | Н | L | | A3=B3 | A2=B2 | AI=BI | AO=BO | Н | L | L | Н | L | L | | A3=B3 | A2=B2 | AI=BI | AO=BO | L | H | L | L | Н | L | | A3=B3 | A2=B2 | AI=BI | AO=BO | L | L | н | L | L | Н | TRUTH TABLE LOGIC SYMBOLS FUNCTIONAL DIAGRAM 524 Rev B Sheet 2 of 2 ### General Element 525\* consists of two separate sections that are used as either 2-to-4 decoders or 1-to-4 demultiplexers. Each section has individual strobes and data inputs; however, they have common code inputs (select A and B). These circuits may also be used in combination to form either a 3-to-8 decoder or a 1-to-8 demultiplexer circuit. Figure 1 shows the functional diagram for this chip, with pin numbers in parentheses. The following paragraphs discuss each of the possible applications. ### Dual Two-Line to Four-Line Decoder When used in this manner (refer to Figure 2), the two-line code is applied to the common select inputs, A and B. The two output sections are then enabled individually via their strobe and data inputs. Outputs 1Y0-1Y3 are enabled when strobe input 1G is low and data input 1C is high. The other four-line output section (2Y0-2Y3) is enabled when both strobe 2G and data 2C are low. LOGIC SYMBOL \*Element 525C is identical in pin configuration and function to 525, but provides opencollector outputs. Figure 1. FUNCTIONAL DIAGRAM Dual One-Line to Four-Line Demultiplexer When used as a demultiplexer (refer to Figure 2), the serial input data is applied to each section via the data inputs 1C or 2C and what appears at the outputs is controlled by the A and B select lines. The two sections are enabled individually by their strobe inputs 1G or 2G. ## Three-Line to Eight-Line Decoder When used as a 3-to-8 decoder (Figure 3), the data inputs 1C and 2C are connected together and serve as a third select line (C). The strobes 1G and 2G are also connected together forming a common strobe. The code is then applied to the select inputs and the outputs are enabled when the strobe is low. LOGIC SYMBOL | | | INPUTS | | | OUTF | PUTS | | |-----|-----|--------|------|-----|------|------|-----| | SEL | ECT | STROBE | DATA | | | | | | В | Α | IG | IC | IYO | IYI | IY2 | IÝ3 | | X | Х | Н | х | Н | Н | Н | Н | | L | L | L | н | L | н | Н | Н | | l L | н | L | н | н | L | Н | Н | | H | L | L | н | Н | Н | L | . H | | l H | н | L | н | н | н | н | L | | X | X | x | L | Н | Н | н | Н | | | INPUTS | | | | OUT | PUTS | | |-----|--------|--------|------|-------------|-----|------|-----| | SEL | ECT | STROBE | DATA | | | | | | В | Α | 2G | 2C | <b>2</b> Y0 | 2Y1 | 2Y2 | 2Y3 | | X | X | Н | × | Н | Н | н | н | | L | L | L | L | L | н | Н | н | | L | Н | L | L | Н | L | н | н | | H | L | L | L | н | Н | L | H | | Н | Н | L | L | Н | Н | Н | L | | X | Х | X | Н | Н | Н | H | н | Figure 2. Two Line to Four Line Decoder/ One Line to Four Line Demultiplexer 525 Rev C Sheet 2 of 3 One-Line to Eight-Line Demultiplexer This application uses the same configuration as the 3-to-8 decoder; however, the common strobe line now serves as the data input and the outputs are controlled by the select lines (A, B and C). Refer to Figure 3. ### NOTES: # 1. Vendor identification: | Element | Vendor Number | |---------|---------------| | 525 | 74155 | | 525C | 74156 | # 2. Package pin configuration. | | INPUTS | | | | | | OUTF | PUTS | | | | |-----------|-----------|-----------|-------------------|-----|---------|-----|-----------------------------------------|------|-----------------|-----|-----| | S | ELEC | Т | STROBE<br>OR DATA | (0) | (1) | (2) | (3) | (4) | (5) | (6) | (7) | | С | В | Α | G | 2Y0 | 2YI | 2Y2 | 2Y3 | IYO | IYI | IY2 | IY3 | | XLLLLHHHH | XLLHHLLHH | XLHLHLHLH | | | 1111111 | | * * * * * * * * * * * * * * * * * * * * | | H H H H H L H H | | | Figure 3. Three Line to Eight Line Decoder/ One Line to Eight Line Demultiplexer 525 Rev C Sheet 3 of 3 The 527 circuit is an 8-bit shift register with gated serial inputs and an asychronous clear. The gated serial inputs (pins 1 and 2) permit complete control over incoming data as a low at either (or both) input(s) inhibits entry of the new data and resets the first flip-flop to the low level at the next clock pulse. A high-level input enables the other input which will then determine the state of the first flip-flop. Data at the serial inputs may be changed while the clock is high, but only information meeting the setup requrements will be entered. Clocking occurs on the low-to-high-level transition of the clock input. ## NOTES: - 1. Vendor identification: 74164,8570 - 2. Package pin configuration. LOGIC SYMBOL NOTES: 1. TYPICAL CLEAR, INHIBIT, SHIFT, CLEAR, AND INHIBIT SEQUENCES. 2. = PIN ASSIGNMENTS. **FUNCTION SEQUENCE** N FUNCTION DIAGRAM The 528 is a bidirectional shift register that has 4 distinct modes of operation. | | Mode C | | |--------------------------------------|--------|-------| | | Pin 10 | Pin 9 | | Parallel (Broadside) Load (Pins 2-7) | Н | н | | Shift Right (Pin 15 Towards Pin 12) | L | Н | | Shift Left (Pin 12 Towards Pin 15) | Н | L | | Inhibit Clock (Do nothing) | L | L | In the parallel load mode, data is loaded into the associated flip-flop and appears at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited. Shift right is accomplished synchronously with the rising edge of the clock pulse when pin 9 is high and pin 10 is low. Serial data for this mode is entered at the shift right data input. When pin 9 is low and pin 10 is high, data shifts left synchronously and new data is entered at the shift left serial input. Clocking (and hence data entry) is inhibited when both mode control inputs are low. The mode controls should be changed only when the clock is high. ### NOTES: 1. Vendor identification: | Element | Vendor Number | |---------|---------------| | 528 | 74194 | | 528S | 74S194 | 2. Package pin configuration. LOGIC SYMBOL TYPICAL CLEAR, LOAD, SHIFT RIGHT, SHIFT LEFT, INHIBIT AND CLEAR SEQUENCES 528 Rev B Sheet 2 of 3 528 Rev C Sheet 3 of 3 FUNCTIONAL BLOCK DIAGRAM Element 529 simultaneously and independently compares two 4-bit inputs, A and B, against a 4-bit reference input, C. Output pin 7 (A=C) will go high when all four A inputs equal the respective reference inputs; output pin 9 (B=C) will go high when all four B inputs equal the respective reference inputs. Element 529C is logically similar, but provides open-collector outputs that require external pull-up resistors to attain the high-active state. ## NOTES: 1. Vendor identification: | Element | Vendor | Number | |---------|--------|--------| | 529 | MC | 4022 | | 529C | MC | 4021 | 2. Package pin configuration: LOGIC SYMBOL Element 530 is a quad 2-input multiplexer with tri-state outputs. The input select and strobe (output enable) lines are common to all four sections. A high on the strobe input (F) puts all outputs in the Hi-Z state, regardless of the state of the select (G) or data inputs. ## NOTES - 1. Vendor identification: 8123 - 2. Package pin configuration: LOGIC SYMBOL | | | | _ | | |-----|------|----|----|------| | 11 | OUT- | | | | | CON | TROL | DA | TA | PUT | | F | G | 0 | i | F | | Ĥ | Х | X | Х | HI-Z | | L | L | ٦ | Х | L | | L | L | Η | Х | Ξ | | L | н | х | L | L | | L | Н | х | Н | н | TRUTH TABLE The type 531 is a 16-bit multiplexer. It selects one of sixteen data sources. The output is determined by the encoded BCD gating on pins 11, 13, 14, and 15. The output is inverted from the input. The multiplexer is inhibited by a logic high on pin 9. | | - | | | | | | | | NP | JT | PIN | S | | | | | | | | | оитрит | |----|-----|-----|----|---|---|-------------|---|----|----|----|-----|-----|----|----|----|----|----|----|----|----|--------| | | GA1 | INC | 3 | I | | DATA INPUTS | | | | | | PIN | | | | | | | | | | | 11 | 13 | 14 | 15 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 10 | | × | × | X | X | н | х | × | × | x | × | x | × | x | X | × | × | x | х | х | x | × | н | | L | Ĺ | L | L | L | L | X | × | х | × | X | × | X | X | × | x | × | x | × | x | × | Н | | L | Ŀ | L | L | L | н | × | × | x | × | х | х | x | × | х | × | x | X | х | х | x | L | | L | Ļ | L | Н | L | X | L | x | X | × | X | × | X | X | X | × | × | X | х | X | × | н | | L | Ļ | L | Н | L | х | Н | x | X | × | x | × | x | × | × | × | × | X | x | x | × | L | | L | Ļ | н | L | L | x | × | L | X | × | x | x | x | X | х | x | x | x | x | х | X | н | | L | L | н | L | ٦ | x | х | н | X | x | × | × | x | x | x | x | x | X | x | X | х | L | | L | 4 | н | Н | L | X | × | x | L | x | × | x | × | x | x | × | x | X | x | x | X | Н | | L | Ļ | Н | Н | L | × | x | x | H | х | x | x | х | x | х | X | х | X | x | x | x | L | | L | н | ب | ٦ | ۲ | X | X | X | X | L | X | X | х | x | х | X | X | X | х | X | X | Н | | L | H | L | L | J | x | X | X | X | Ħ | X | X | X | X | Х | X | x | X | × | x | x | L | | L | н | L | I | ب | × | × | X | × | X | L | X | X | X | X | x | x | X | × | x | X | # | | Ŀ | Ŧ | L | H | ٦ | X | x | x | X | X | н | X | X | x | x | x | x | X | X | X | X | L | | L | I | н | L | ٦ | X | X | × | X | X | X | L | x | x | x | × | x | X | X | x | X | н | | L | T | Ξ | ٦ | ٦ | X | X | X | X | X | X | н | x | X | х | X | x | X | x | X | X | L | | L | 1 | Н | Н | ٦ | X | X | X | X | X | X | x | L | X | x | × | х | X | X | X | X | н | | L | Ŧ | н | H | ٦ | X | X | X | X | × | X | X | H | X | X | X | X | X | × | X | × | L | | н | Ľ | L | L | L | X | x | X | X | x | X | X | X | L | × | X | X | X | x | X | X | H | | н | יב | L | L | L | × | X | X | X | X | X | X | X | H | X | X | X | X | X | X | X | L | | н | 4 | L | н | L | X | x | X | X | × | X | X | X | X | L | X | X | X | X | X | X | н | | H | Ų | L | н | L | X | × | X | X | x | x | × | X | X | Ι | X | × | X | X | х | X | L | | н | ÷ | Н | L | L | X | X | х | X | X | X | X | X | X | X | L | X | X | X | X | X | Н | | H | r | Η | ٦ | ٦ | X | X | X | X | X | X | X | X | X | X | I | X | X | X | X | X | L | | H | L | Н | Н | ٦ | X | X | X | X | X | X | X | X | X | X | X | ٦ | X | X | X | X | Н | | Ħ | Ü | H | н | ٦ | × | X | X | х | Х | X | X | X | X | X | X | H | X | X | X | х | L | | н | Ĥ | L | L | L | X | x | х | Х | X | X | X | × | X | X | X | X | ٣ | X | X | X | Н | | н | н | L | L | L | X | X | х | х | х | х | X | X | X | × | x | X | Н | x | X | X | L | | Н | H | ٦ | L | г | X | X | X | X | X | X | X | X | X | X | X | X | X | L | X | X | Н | | H | н | L | Н | L | X | Х | X | X | X | X | X | X | X | Х | X | X | X | Н | X | X | L | | н | H | Н | L | L | X | X | X | X | X | X | Х | X | X | x | X | X | X | Х | L | X | Н | | н | н | Н | L | L | X | X | X | X | X | X | X | Х | X | X | X | X | X | X | Н | X | L | | н | H | Н | Н | ١ | X | Х | х | × | X | X | X | X | X | x | X | × | X | x | X | L | н | | н | н | н | Н | L | X | X | X | X; | X. | Х | X | X | X | X | X | × | X | X | X | Х | ۲. | LOGIC SYMBOL # NOTES: - 1. Vendor identification: 74150 - 2. Package pin configuration: 531 Rev B Sheet 1 of 2 **FUNCTIONAL DIAGRAM** TIMING DIAGRAM 531 Rev A Sheet 2 of 2 The 532 circuit is a priority encoder that accepts eight active-low inputs and produces a binary weighted output code reflecting the highest-order input. A weight is assigned to each active-low input so that when two or more inputs are simultaneously active, only the input with the highest weight is represented on the output. Weight priorities are in descending order with input 7 having the highest weight. An active-low input enable (pin 5) and an active-low output enable (pin 15) are provided to expand priority encoding to more inputs. A group signal output (pin 14) will be low if any input is low. This active-low output differentiates between a case where there is no active input and the case where only the lowest-priority input (pin 10) is active, since both of these cases cause the three encoded output pins to go high. Pin 15 is low when all inputs are high. Using the output enable along with the input enable allows priority encoding of N input signals. Both pin 15 and pin 14 are inactive (high) when the input enable is high. ### NOTES: - 1. Vendor identification: 9318 - 2. Package pin configuration. | | INPUT | | | | | | | | | Οl | JTPL | JT | | |---|-------|---|----|----|---|---|---|---|----|----|------|----|----| | 5 | 10 | П | 12 | 13 | 1 | 2 | 3 | 4 | 14 | 9 | 7 | 6 | 15 | | Н | х | Х | X | X | Х | × | Х | Х | H | Н | Н | Н | Н | | L | Н | Н | Н | Н | Н | Н | Н | Н | н | Н | Н | Н | L | | L | X | X | X | X | X | X | X | L | L | L | L | L | H | | L | X | X | X | X | X | X | L | Н | L | н | L | L | Н | | L | X | Х | X | Χ | Х | L | Н | Н | L | L | Н | L | Н | | L | X | X | X | Х | L | Н | Н | Н | L | Н | Н | L | Н | | L | X | X | Х | L | Н | Н | Н | Н | L | L | L | Н | Н | | L | X | Х | L | Н | Н | Н | Н | Н | L | Н | L | Н | Н | | L | X | L | Н | Н | Н | Н | Н | Н | L | L | Н | Н | Н | | L | L | Н | Н | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | H = HIGH VOLTAGE LEVEL L = LOW VOLTAGE LEVEL X = EITHER HIGH OR LOW VOLTAGE LEVEL TRUTH TABLE 532 Rev C Sheet 2 of 2 The 537 circuit is a binary counter capable of either 4-bit or 3-bit operation. (See functional diagram and truth tables on sheet 2.) As a 4-bit counter, pin 12 is connected to pin 1, and pin 14 is used as the count-pulse input. For 3-bit operation, pins 12 and 14 are not used, the count pulse being brought in on pin 1. The count advances on the negative-going edge of the input pulse, provided that the counter is enabled by a low level or either of the Reset inputs, pins 2 and 3. During 3-bit operation, the toggle-input FF may be used independently, provided that its Reset function coincides with that of the octal counter. ### NOTES: - 1. Vendor identification: 7493 - 2. Package pin configuration: LOGIC SYMBOL ### NOTE If the toggle-input FF is used independently, the Element Identifier is repeated within the FF symbol. FUNCTIONAL DIAGRAM | COUNT | , | OUTP | UTS | | | |-------|----|------|-----|----|--| | COONT | QD | QC | QВ | QA | | | 0 | L | L | L | L | | | l | L | L | L | Н | | | 2 | L | L | Н | ٦ | | | 3 | L | L | н | н | | | 4 | ٦ | н | L | L | | | 5 | ١ | Н | L | Н | | | 6 | L | Н | Н | L | | | 7 | ٦ | н | н | н | | | 8 | н | L | L | L | | | 9 | Н | L | L | н | | | 10 | Н | L | Н | L | | | 11 | Н | L | н | Н | | | 12 | I | н | L | L | | | 13 | н | Н | L | Н | | | 14 | Н | н | Н | L | | | 15 | Н | н | н | н | | 4-BIT OPERATION, INPUT A (CONNECT QA TO INPUT B) | COUNT | | TPUT | 'S | |-------|----|------|----| | COUNT | QD | q | QB | | 0 | ١ | ٦ | L | | l I | اد | اد | Н | | 2 | ١ | Н | L | | 3 | اد | Н | Н | | 4 | н | L | L | | 5 | Н | ١ | Н | | 6 | Ξ | Н | L | | 7 | Н | Н | н | 3-BIT OPERATION, INPUT B (INPUT A AND OUTPUT QA UNUSED) TRUTH TABLES Element 538 is a dual 1-of-4 decoder with low-active outputs. ## NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 538 | 9321 | | 538S | 748139 | | 538LS | 74LS139 | | | | 3. Package pin configuration: LOGIC SYMBOL | [ IN | NPUTS | 3 | , | OUTP | UTS | | |-------------|-------|---|---|------|-----|---| | INH/<br>ENA | ı | 2 | 0 | ı | 2 | 3 | | L | L | ٦ | L | Н | Н | Н | | L | н | L | Н | L | Н | Н | | L | ١ | H | Н | Н | L | Н | | L | н | Н | Н | Н | н | ٦ | | н | Х | X | H | Н | Н | Н | TRUTH TABLE The 539S circuit is a quad, 2-to-1 selector/multiplexer with inverting outputs that act in accordance with the truth table at the right. # NOTES: - 1. Vendor identification: 74S158 - 2. Package pin configuration: LOGIC SYMBOL | | OUTPUT | | | | |--------|--------|---|---|---| | ENABLE | SELECT | Α | В | Y | | Н | × | Х | Х | Н | | L | L | L | × | н | | L | L | Н | Х | L | | L | н | x | L | н | | L | . н | × | н | L | TRUTH TABLE FUNCTIONAL DIAGRAM 539 Rev A Sheet 2 of 2 The 542 circuit is a tri-state, dual 4-to-1 multiplexer. The two binary select inputs are common to both sections. A separate strobe line for each section holds the output of that section in the Hi-Z state when the strobe input is high. The tri-state feature allows the outputs from as many as 128 sections to be connected, providing a 512-line-to-l-line multiplexing function. Appropriate control of the select and strobe inputs then converts the data from parallel-in to serial-out. Figure 1 shows two 542 ICs connected in this manner to serialize 16 data input bits. ### NOTES: - 1. Vendor identification: DM8214 - 2. Package pin configuration: LOGIC SYMBOL | | INPUTS | | | | | | | | |---|--------|----|---|-----|-----|--------|-------------|--| | | DA | ΓΑ | | SEL | ECT | STROBE | OUT-<br>PUT | | | 0 | - | 2 | 3 | 2 | 1 | F | | | | Х | X | X | Х | × | Х | н | HI-Z | | | 0 | Х | Х | х | 0 | 0 | L | 0 | | | 1 | X | Х | x | 0 | 0 | L | ı | | | Х | 0 | Х | х | 0 | 1 | L | 0 | | | × | 1 | х | x | 0 | ı | L | ı | | | X | × | 0 | Х | 1 | 0 | L | 0 | | | × | × | 1 | x | L | 0 | L | ı | | | X | х | х | 0 | ı | ī | L | 0 | | | × | × | x | 1 | 1 | 1 | L | ı | | TRUTH TABLE (ONE SECTION) 542 Rev A Sheet 2 of 2 Element 543 is an 8-bit parallel/serial-in, parallel-out shift register. Loading and shifting is accomplished on the positive-going edge of the clock pusse, provided that the clock enable input is held low. Neither loading nor shifting is possible when the clock enable input is high. For shifting, the shift/load input must be high. During shifting, serial data is entered at the $J-\overline{K}$ inputs. See the $J-\overline{K}$ truth table for states needed to enter data into the first FF stage. For parallel loading, the shift/load input must be low. Serial data flow is inhibited during loading. ### NOTES: - 1. Vendor identification: 74199 - 2. Package pin configuration: LOGIC SYMBOL | INP<br>AT | | OUTPUT<br>AT tn + 1 | |-----------|---|---------------------| | J | ĸ | QA | | ∟ | Н | QAn | | L | L | L | | Н | Н | н | | Ι | ٦ | QAn | tn = BIT TIME BEFORE CLOCK PULSE tn+1= BIT TIME AFTER CLOCK PULSE # J-K TRUTH TABLE # FUNCTIONAL DIAGRAM TIMING DIAGRAM 543 Rev A Sheet 3 of 3 The 550 circuit is a 4-bit latch. It can be used as single input D latches or set/reset latches. The four latches have a common active low enable and an active low master reset. When the common enable goes high, data present in the latches is stored and the state of a latch is no longer affected by the not S and D inputs. The master reset, when activated, overrides all other input conditions forcing all latch outputs low. Each of the four latches can be operated in one of two modes: D-type latch or set/reset latch. For D-type operation the not S input of a latch is held low. While the common enable is active the latch output follows the D input. Information present at the latch output is stored in the latch when the enable goes high. During set/reset operation, when the common enable is low, a latch is reset by a low on the D input, and can be set by a low on the not S input if the D input is high. If both not S and D inputs are low, the D input will dominate and the latch will be reset. When the enable goes high, the latch remains in the last state prior to the low to high transistion. LOGIC SYMBOL ### NOTES: #### 1. Vendor identifications: | <u>Element</u> | Vendor Number | |----------------|---------------| | 550 | 9314 | ### 2. Package pin configuration. | MR | Ē | D | s | QN | OPERATION | |----|---|---|---|------------------|-----------| | Н | L | L | L | L | D MODE | | н | L | н | L | н | | | н | Н | Х | Х | $Q_{N-1}$ | | | Н | ٦ | ٦ | L | L | R/S MODE | | н | L | н | L | н | | | н | L | ᆫ | н | L | | | н | L | н | н | QN-I | | | н | Н | х | Х | Q <sub>N-1</sub> | | | L | Х | X | Х | L | RESET | X = DON'T CARE L = LOW VOLTAGE LEVEL H = HIGH VOLTAGE LEVEL QN-I = PREVIOUS OUTPUT STATE QN = PRESENT OUTPUT STATE # TRUTH TABLE FUNCTION DIAGRAM 550 Rev B Sheet 2 of 2 The 551 latch may be used as a temporary storage device for binary information. Information present at a data (D) input is transferred to the high output when the clock is high. The high output follows the data input as long as the clock remains high. When the clock goes low, the information that was present at the data input at the time the transition occurred is retained at the high output until the clock goes high. The latch has complementary high and low outputs. ## NOTES: - 1. Vendor identification: 7475 - 2. Package pin configuration: FUNCTIONAL DIAGRAM +57 # LOGIC SYMBOL | EACH LATCH | | | | | | |------------|--------------|--|--|--|--| | Tn | Tn + 1 | | | | | | DATA | HI<br>OUTPUT | | | | | | н | н | | | | | | L | L | | | | | Tn = BIT TIME BEFORE NEGATIVE - GOING TRANSITION OF CLOCK Tn + 1 = BIT TIME AFTER NEGATIVE - GOING TRANSITION OF CLOCK # TRUTH TABLE TIMING DIAGRAM The 554 circuit is a 1-of-2 selector/multiplexer with storage. Data is entered into the R-S flipflops on the negative-going clock transition. Data set-up time is approximately 15 nsec; word select set-up time is approximately 25 nsec. Data gated to the FF outputs by the clock signal remains there until the next clock transition. The FFs are not directly resettable. #### NOTES: - 1. Vendor Identification: 74298 - 2. Package pin configuration. LOGIC SYMBOL # TRUTH TABLE | ſ | INPL | JTS | OUTPUTS | | | | | |---|-----------|-----|---------|-----|-----|-----|--| | I | WD<br>SEL | CLK | QA | QB | QC | QD | | | I | L | ₩ | ΑI | BI | CI | DI | | | ١ | · H | ↓ | A2 | B2 | C2 | D2 | | | | × | Н | QAO | QBO | QCO | QDO | | low level X = irrelevant Al,A2,etc. = steady-state level of data input signal QA0,QB0,etc. = the level of QA,QB,etc. entered on last high-to-low transition of clock. LOGIC DIAGRAM 554 Rev. B Sheet 2 of 2 The 559S circuit is a 9-bit parity generator/ checker. This circuit is commonly used to generate a parity bit (if necessary) which is transmitted along with the associated data word. This circuit can also be used as a parity checker indicating that data has been received correctly or that an error has been detected. Referring to the functional (logic) diagram, note that if an odd number of inputs are high, the odd output is high (the even output is low). If an even number of inputs are high, the even output is high (the odd output is low). A high on the inhibit input (pin 8) forces both outputs low). - 1. Vendor identification: 82S62 - 2. Package pin configuration: LOGIC SYMBOL FUNCTIONAL DIAGRAM 559 Rev B Sheet 1 of 1 Element 563LS is a 3-to-8-line decoder that also functions as a 1-to-8-line demultiplexer. One active-high and two active-low enable inputs reduce the need for external inverters when cascading for larger words. (See example on sheet 3.) An enable input can be used as a data input when demultiplexing. ## NOTES: - 1. Vendor identification: 74LS138 - 2. Package pin configuration: LOGIC SYMBOL | | INPL | JTS | | | OUTPUTS | | | | | | | | |------|------|-----|-----|----|---------|---------|----|------------|----|----|----|----| | ENAB | LE | SE | LEC | ij | | 0019015 | | | | | | | | GI | G2 | С | В | Α | YO | ΥI | Y2 | <b>Y</b> 3 | Y4 | Y5 | Y6 | Υ7 | | Х | Н | Х | X | × | I | Η | Н | Н | Η | н | Н | н | | L | х | х | X | x | Н | Н | Н | Н | н | н | Н | Н | | Н | L | L | L. | L | L | Н | н | н | н | Н | Н | Н | | Н | L | L | L | Н | н | L | Н | Н | н | н | Н | Н | | Н | L | L | Н | L | Н | Н | L | Н | Н | н | н | н | | Н | L | L | Н | Н | Н | Н | Н | L | н | н | Н | Н | | Н | L | Н | L | L | н | н | Н | Н | L | н | Н | Н | | Н | L | Н | L | н | Н | Н | Н | Н | Н | L | Н | Н | | Н | L | н | Н | L | Н | Н | Н | н | Н | Н | L | Н | | Н | L | Н | Н | Н | н | Н | Н | Н | Н | Н | н | L | H = High, L = Low, X = Irrelevant \* G2 = G2A & G2B Input/output labels refer to functional diagram on sheet 2. # TRUTH TABLE FUNCTIONAL DIAGRAM 563 Rev A Sheet 2 of 3 CASCADING FOR 5-TO-32-LINE DECODE 563 Rev A Sheet 3 of 3 Element 568L is a 4-bit wide, 2-word data selector with storage properties. If the Word select input (pin 9) is low, Word 1 inputs (C1, 3D) are selected. When pin 9 is high, Word 2 inputs (C2, 3D) are selected. The selected 4-bit word is stored in four S-R masterslave FFs and passed to the outputs on the negative-going edge of the clock (pin 10). Stored data is then available until the next high-to-low transition of the clock. - 1. Vendor identification: 74L98 - 2. Package pin configuration: LOGIC SYMBOL The 571LS circuit is a 4-bit binary full adder, featuring a full look-ahead that generates a fast carry in 10 ns, typically. See sheets 2 and 3 for function table and functional diagram. - 1. Vendor identification: 75LS283 - 2. Package pin configuration: LOGIC SYMBOL | | | | | OUTPUT | | | | | | | |------------|---------|----------|----------|--------|------------|------------|----------------|-------------|-------------|--| | | INPUT | | | | W | HEN<br>2=L | WHEN<br>CO = H | Wi<br>C2 | HEN<br>L= H | | | AI<br>A3 | BI (83) | A2<br>A4 | B2<br>B4 | Σ- | Σ2<br>⁄ Σ8 | C2<br>(C4) | Σ1<br>Σ4 | Σ2<br>// Σ8 | C2<br>//C4 | | | L | L | L | ٦ | L | L | L | L | L | L | | | н | L | L | L | н | L | L | L | Н | L | | | L | Н | L | L | Ή | L | L | L | Н | L | | | , <b>H</b> | н | L | L | L | н | L | н | Н | L | | | L | L | Н | L | L | н | L | н | н | L | | | Н | L | н | L | н | н | L | L | L | н | | | L | H | н | L | H | н | L | L | L | н | | | Н | н | Н | L | L | L | Н | Н | L | н | | | L | L | L | Н | L | н | L | Н | н | L | | | Н | L | L | H | н | н | L | L | L | Н | | | L | н | L | н | н | Н | L | L | L | н | | | Н | Н | L | н | L | L | Н | н | L | н | | | L | L | н | Н | L | L | н | н | L | н | | | Н | L | н | н | н | L | н | L | н | н | | | L | н | н | Н | н | L | Н | L | Н | н | | | Н | н | н | н | L | н | н | н | н | н | | H = High, L = Low C0 = Carry in (pin 7) C2 = Internal carry C4 = Carry out (E16, pin 9) # NOTE Input conditions at Al, Bl, A2, B2 and C0 are used to determine outputs $\Sigma l$ and $\Sigma 2$ and the value of the internal carry, C2. The values at C2, A3, B3, A4 and B4 then determine outputs $\Sigma 4$ , $\Sigma 8$ , and C4 ( $\Sigma 16$ ). # FUNCTION TABLE 571 Rev A Sheet 2 of 3 FUNCTIONAL DIAGRAM 571 Rev A Sheet 3 of 3 Element 572S is a nine-bit parity generator/checker. These devices can be eascaded to provide parity for up to 81-bit words in typically 25 ns. ## Notes: - 1. Vendor identification: 74S280 - 2. Package pin configuration: LOGIC SYMBOL | NUMBER OF INPUTS | OUTPUTS | | | |------------------|-------------|------------|--| | THAT ARE HIGH | EVEN<br>(5) | (6)<br>(6) | | | 0, 2, 4, 6, 8 | Н | L | | | I, 3, 5, 7, 9 | ٦ | Н | | TRUTH TABLE The 579 phase-locked loop (PLL) is a monolithic signal conditioner and demodulator system. As shown in the block diagram on sheet 2, the PLL comprises a VCO (voltage-controlled oscillator), phase comparator, amplifier and low-pass filter. The center frequency of the PLL is determined by the free-running frequency (fo) of the VCO. This VCO frequency is set by an external capacitor attached to the Frequency Control, pins 5 and 6. The low-pass filter, which determines the capture characteristics of the loop, is formed by an external RC network connecting pins 13 and 14. The 579 has two sets of differential inputs, one for the FM/RF input and one for the phase comparator input. Both sets of inputs can be used in either a differential or single-ended mode. The FM/RF inputs to the comparator are self-biased. An internally regulated voltage source (pin 1) is provided to bias the phase comparator inputs. The VCO output, at high level and in differential form, is available for driving logic circuits in signal conditioning and synchronization, frequency multiplication and division application. Pin 7 is provided for the optional extension of the tracking range. - 1. Vendor identification: 562B - 2. Package pin configuration. LOGIC SYMBOL BLOCK DIAGRAM 579 Rev B Sheet 2 of 2 The 581 circuit is a phase-frequency detector. This device contains two digital phase detectors, an emitter follower amplifier, and a charge pump circuit that converts TTL inputs to a dc voltage for use in frequency discrimination and phase-locked-loop applications. The two phase detectors have common inputs. Phase-frequency detector A is locked in (indicated by both outputs high) when the negative transitions of the variable input (pin 3) and the reference input (pin 1) are equal in frequency and phase. If the variable input is lower in frequency or lags in phase, output pin 13 goes low; conversely, output pin 2 goes low when the variable input is higher in frequency or leads the reference input in phase. The variable and reference inputs to phase detector A are not affected by duty cycles because negative transitions control operations. Phase detector B is locked in when the variable input phase lags the reference phase by 90° (indicated by output pins 6 and 12 alternately going low with equal pulse widths). If the variable input lags by more than 90°, pin 12 will remain low longer than pin 6. Conversely, if the variable input phase lags the reference phase by less than 90°, pin 6 remains low longer. In phase detector B, the variable input and the reference input must have 50% duty cycles. The charge pump accepts the phase detector outputs and converts them to fixed-amplitude positive and negative pulses. - 1. Vendor identification: 4044, 4344 - 2. Package pin configuration. LOGIC SYMBOL Rev B Sheet 1 of 1 The 582 circuit is a dual voltage-controlled multivibrator. The dc control input on pins 2 and 12 determines the precise frequency of the multivibrator. The value of the external capacitor between pins 3 and 4 or 10 and 11 determines the operating frequency range. Variation of the output frequency over a 3.5 to 1 range is possible with an input dc control voltage of +1.0 to +5.0 volts. The value of the external capacitor may be determined by either of two equations: $$C = \frac{500}{F \text{ max}} uF \text{ or } C = \frac{100}{F \text{ min}} uF$$ with F given in hertz. The maximum operation frequency is 30 megahertz. The 582 has three power and three ground connections. Each multivibrator has its separate power (pins 1 and 13) and ground (pins 5 and 9) connection. The two output buffers have a common power (pin 14) and ground (pin 7) connections. All grounds must always be connected. The output buffer transforms the logic levels. #### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: MC4024 FIGURE I INPUT VOLTAGE VERSUS OUTPUT FREQUENCY INPUT VOLTAGE VERSUS OUTPUT FREQUENCY FIGURE 2 ## LOGIC SYMBOL NOTE: Lines to pins 2 and 12 could be thus: -X , -/ , or -/ depending upon whether the input is analog or non-logic level, non-standard logic level, or from a variable parameter control, respectively. ## FUNCTIONAL DIAGRAM FIGURE 3 582 Rev A Sheet 1 of 1 Element 768 is a 576-bit random access memory, organized as 64 words of 9 bits each. Input data appears at the open-collector outputs in inverted form. Data is written when pins 13 and 15 are both low. Data is read when pin 15 is low and pin 13 is high. Access time is typically 30 ns. - 1. Vendor identification: - 2. Package pin configuration: LOGIC SYMBOL The 774 is a TTL 64-bit Read/Write Random Access Memory organized as 16 words of 4 bits each. Words are selected through a 4-input binary decoder when the Chip Select input (2) is at logical 0. Data is written into the memory when Read Enable (3) is at logical 0 and read from the memory when pin 3 is at logical 1. The complement of the Write Data inputs is available at the Read Data outputs whenever Read Enable is a logical 0, regardless of the State of Chip Select. - 1. Vendor identification: 7489 - 2. Package pin configuration. LOGIC SYMBOL 774 Rev B Sheet 1 of 1 FUNCTION DIAGRAM The 775 circuit is a 256-bit read/write memory with a tri-state input. The inputs to this memory consist of eight address lines, a write enable and three memory enables (all three must be low to read from or write into a memory location). This memory provides three output states; high or low (depending on stored data) and a high-impedance state. The high-impedance state permits bus connecting to similar outputs. A Write operation is performed by placing a low on the write enable input, a low on all three memory enable inputs and selecting a memory address. This stores the complement of the input data in the selected location. A Read operation is performed by placing a high on the write enable input, a low on all three memory enable inputs and selecting a memory address. This places the complement of the stored information at the output. The output is held in a high-impedance state when the write enable is low or if any one of the three memory enables is high The two circuits (775 and 775A) are functionally identical except for cycle time. # NOTES: ## 1. Vendor identification: | Element M | Vendor Number | |-----------|---------------| | 775 | 74200 | | 775A | 82S06 | ## 2. Package pin configuration: LOGIC SYMBOL | | INP | UTS | | |---------------------|-------------------|-----------------|----------------| | FUNCTION | MEMORY<br>Enable* | WRITE<br>ENABLE | OUTPUT | | WRITE (STORE | L | L | HIGH IMPEDANCE | | COMPLEMENT OF DATA) | | | | | READ | L | н | STORED DATA | | INHIBIT | н | X | HIGH IMPEDENCE | \* FOR MEMORY ENABLE: L = ALL ME INPUTS LOW H = ONE OR MORE ME INPUTS HIGH TRUTH TABLE 775 Rev A Sheet 1 of 2 FUNCTION DIAGRAM 775 Rev A Sheet 2 of 2 Element 779 is a 1024-word by 1-bit (1024x1) random-access memory with an open-collector output. On-chip address selection is made when the Chip Select input goes low. Read and Write operations are controlled by the low-active Write Enable signal, as given in the truth table. Information read from the selected address is real (non-inverted) data. As in all open-collector elements, a pull-up resistor is required to provide a High output. - 1. Vendor identification: 93415 - 2. Package pin configuration: LOGIC SYMBOL | 1 | NPUTS | | OUT- | | |---|-----------------|------------------|-----------------|--------------| | | WRITE<br>ENABLE | DATA<br>(PIN 15) | PUT<br>PIN<br>7 | MODE | | Н | X | × | H | NOT SELECTED | | L | L | L | Н | WRITE "O" | | L | L | Н | Н | WRITE "I" | | L | н | X | D | READ | D = DATA STORED AT SELECTED ADDRESS TRUTH TABLE 779 Rev A Sheet 1 of 1 The 902 is a monolithic quadruple line receiver satisfying interface requirements for equipments as defined by EIA Standard RS-232C. The receiver is DTL/TTL compatible on inputs and inverting outputs. - 1. Vendor identification: 75154 - 2. Package pin configuration. - For normal operation connect thresholdcontrol terminals to Vcc 1, pin 15. - 4. For fail-safe operation threshold-control terminals are open. The 905 circuit is a dual driver incorporating TTL logic with open-collector output. The output is low when either or both inputs are low. The output is I (indeterminate) when both inputs are high. When an external pull-up resistor is used the output is high, instead of I. The propagation delay from a low to a high output is typically 45 ns. The total power dissipation is 800 mW (continuous). The input threshold is approximately 1.4V. Output drive current in the low state is 150 mA. The input or output may be open or grounded for troubleshooting without damage to the chip. #### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 75451AP - 3. Package pin configuration: \* Depends upon external output circuitry. A high is supplied when an external pull-up resistor is used in the output. The maximum voltage that the resistor can be connected to is 30 V. # LOGIC SYMBOL | INPU | OUTPUT PINS | | | |--------|---------------|---|--| | A(1,6) | A(1,6) B(2,7) | | | | L | L | L | | | L | н | L | | | н | L | L | | | н | н | I | | I=Indeterminate-the open-collector output supplies neither a high nor a low. A high is supplied when an external pull-up resistor is used in the output. # TRUTH TABLE FUNCTIONAL DIAGRAM 905 Rev B Sheet 1 of 1 Element 909 is a dual differential-line driver featuring a 4-input positive AND gate. ## NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: | Element | <u>Vendor Number</u> | |---------|----------------------| | 909 | 7830 | | 909A | 8830 | 3. Temperature range: 909(7830): -55°C to +125°C 909A(8830): 0°C to 70°C 4. Package pin configuration: LOGIC SYMBOL FUNCTIONAL DIAGRAM (POSITIVE LOGIC) 909 Rev A Sheet 1 of 1 Element 910 is a dual differential-line receiver with an independent strobe (G) for each section. Response time can be controlled by an external capacitor to reject input noise spikes. The output is forced High if both differential input pins are open, or if the strobe is held Low. ## NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: | Element | Vendor Number | |---------|---------------| | 910 | 7820 | | 910A | 8820 | 3. Temperature range: 910 (7820): $-55^{\circ}$ C to $+125^{\circ}$ C. 910A (8820): $0^{\circ}$ C to $+70^{\circ}$ C. 4. Package pin configuration: LOGIC SYMBOL FUNCTIONAL DIAGRAM (ONE SECTION) 910 Rev B Sheet 1 of 1 Element 911 consists of two dual input, non-inverting AND/OR line drivers mounted on a single chip. # NOTES: - 1. Pin numbers in parentheses are for second section. - 2. Sections may appear separately. - 3. Vendor identification: 9743 (Honeywell) LOGIC SYMBOL | | IN | OUT | |---|----|----------| | 0 | ٥v | ov | | 1 | 3٧ | 2.5-3.5V | LOGIC VOLTAGES | | IN | OUTPUT | | | | | | | | |---|--------------------------------------------------------------------------|--------|---|---|---|---------|--|--|--| | ı | 2 | 3 | 4 | 5 | 6 | (PIN 7) | | | | | ı | 1 | 1 | _ | х | X | | | | | | × | × | X | x | 1 | 1 | ŧ | | | | | | X = DON'T CARE CONDITION ALL OTHER INPUT CONDITIONS RESULT IN "O" OUTPUT | | | | | | | | | TRUTH TABLE 911 Rev B Sheet 1 of 1 Element 912 consists of three line receivers mounted on a single chip. ## NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: | <u>Element</u> | Vendor | Number | |----------------|--------|--------| | 912 | 9748 | | | 912R | 9749 | | 3. Package pin configuration: LOGIC SYMBOLS # TRUTH TABLE | INPLIT PINS | | | | | OUTPUT PINS | | | | | | | | | | | |---------------------------|------------|---|---|---|-------------|---|-----------|----|----|-----------|---|---|----|---|---| | | INPUT PINS | | | | | | HI-ACTIVE | | | LO-ACTIVE | | | | | | | 14 | 15 | 1 | 2 | 3 | 4 | 5 | 10 | 11 | 12 | 13 | 6 | 9 | 13 | 6 | 9 | | L | H | Х | | | | | | | | L | - | - | Н | - | _ | | X | X | Н | | | | | | | | L | - | _ | н | _ | - | | | | | х | X | Н | Н | | | | - | L | - | _ | Н | - | | | | | L | Н | X | Х | | | | - | L | _ | - | н | - | | | | | | | | | L | Н | х | - | - | L | - | _ | Н | | | | | | | | | × | Х | Н | - | - | L | - | - | н | | L-LOW H-HICH V-DON'T CARE | | | | | | | | | | | | | | | | L=LOW, H=HIGH, X=DON'T CARE INPUT CONDITIONS OTHER THAN THOSE SHOWN RESULT IN "H" OUTPUT FOR HI-ACTIVE-OUT CONFIGURATION AND "L" OUTPUT FOR LO-ACTIVE-OUT CONFIGURATION. # LOGIC VOLTAGES | | INPUT<br>(PINS 2, 10, 14) | OUTPUT | |---|---------------------------|-----------| | L | <1.5 V ± 0.2 V | 0.5 V MAX | | Н | >1.5 V ± 0.2 V | 3.0-3.9 v | 912 Rev C Sheet 1 of 1 Sheet 1 of 1 The 915 circuit consists of two monolithic TTL line drivers in one package. A 20-ohm, I percent resistor is connected between each of the TERMINATION pins (see logic symbol) and Vcc. Thus terminated, the relationship between the two inputs and the two outputs of either section are as follows (second-section pin numbers in parentheses): - a. With both inputs in a High state, pin 2(5) is at a higher potential than pin 1(6). - b. With either or both inputs in a Low state, pin 1(6) is at a higher potential than pin 2(5). - 1. Vendor Identification: 5065989 - 2. Package pin configuration: LOGIC SYMBOL The 916 circuit may be used as a one-shot, a free-running multivibrator, or a comparator-input FF. Descriptions are provided for each of these applications. ## NOTES: - 1. Vendor identification: NE555 - 2. Package pin configuration. Arrows within the symbol outline and in the line to pin 5 are omitted for fixedfrequency or fixed delay applications. # LOGIC SYMBOLS 916 Rev C Sheet 1 of 3 ## Monostable Operation In this mode of operation, the timer functions as a one-shot. Referring to Figure 1a the external capacitor is initially held discharged by a transistor inside the timer. Upon application of a negative trigger pulse to pin 2, the flip-flop is set. This releases the short circuit across the external capacitor and drives the output high. The voltage across the capacitor now increases exponentially with the time constant $\tau=R_AC$ . When the voltage across the capacitor equals 2/3 $V_{CC}$ , the comparator resets the flip-flop which, in turn, discharges the capacitor rapidly and drives the output to its low state. Figure 1b shows the actual waveforms generated in this mode of operation. The circuit triggers on a negative going input signal when the level reaches 1/3 $V_{CC}$ . Once triggered, the circuit will remain in this state until the set time is elapsed, even if it is triggered again during this interval. The time that the output is in the high state is given by $t=1.1 R_AC$ . Because the charge rate and the threshold level of the comparator are both directly proportional to supply voltage, the timing interval is independent of supply. Applying a negative pulse simultaneously to the reset terminal (pin 4) and the trigger terminal (pin 2) during the timing cycle discharges the external capacitor and causes the cycl to start over again. The timing cycle will now commence on the positive edge of the reset pulse. During the time the reset pulse is applied, the output is driven to its low state. When the reset function is not in use, it is recommended that it be connected to ${\rm V}_{\rm CC}$ to avoid any possibility of false triggering. Figure la. #### t = O.I MS/CM $R_A = 9.1K\Omega$ , $C = .01\mu F$ , $R_L = 1K\Omega$ Figure lb. 916 Rev C Sheet 2 of 3 ## Astable Operation If the circuit is connected as shown in Figure 2a (pins 2 and 6 connected) it will trigger itself and free run as a multivibrator. The external capacitor charges through $R_{\rm A}$ and $R_{\rm B}$ only. Thus the duty cycle may be precisely set by the ratio of these two resistors. In this mode of operation, the capacitor charges and discharges between $1/3~V_{\rm CC}$ and $2/3~V_{\rm CC}$ . As in the triggered mode, the charge and discharge times, and therefore the frequency are independent of the supply voltage. Figure 2b shows actual waveforms generated in this mode of operation. The charge time (output high) is given by: $t1 = 0.693 (R_A + R_B) C$ and the discharge time (output low) by: t2 = 0.693 (R<sub>B</sub>) C. ## Comparator-Input Flip-Flop This application is depicted by the top two symbol drawings on sheet 1. Pin 5 determines the quiescent voltage levels of the trigger (pin 2) and the threshold (pin 6). In practice: $$Vpin6 = Vpin5; Vpin2 = \frac{Vpin5}{2}$$ When the level at pin 6 exceeds that at pin 5, the FF sets. When the level at pin 2 exceeds one-half of that at pin 5, the FF resets. Figure 2a. ## t=0.5MS/CM Figure 2b. Element 921 is a line driver capable of driving terminated lines such as coaxial cable or twisted pairs. The outputs can also be used in wired OR circuits. ## NOTES: - 1. Vendor identification: 8T23 - 2. Package pin configuration. 921 Rev B Sheet 1 of 1 The 922 is a triple Line Receiver. Each receiver incorporates hysteresis to provide high noise immunity and high input impedance to minimize loading on the drive circuit. An input voltage of +1.8 volts or more is interpreted as a logical one; an input of +1.2 volts or less is interpreted as a logical zero, and is an open-circuited input. #### ⊥I a П OR Дa LOGIC SYMBOL - 1. Symbol sections may appear separately. - 2. Vendor identification: 8T24 - 3. Package pin configuration. Rev C Sheet 1 of 1 Element 923LS consists of four 2-input, Schmitt trigger, positive NAND gates. The input threshold levels, which differ by typically 800 mV for positive-and negativegoing signals because of hysteresis (backlash) in the trigger circuit, are a part of the logic symbol. - 1. Sections may appear separately. - 2. Vendor identification: 74LS132 - 3. Package pin configuration: LOGIC SYMBOL Element 926 is an analog gate that switches on and off under the control of a binary input. A logic "0" turns the gate on and allows it to pass an analog signal from input to output. A logic "1" turns the gate off and causes it to block the analog signal. | <u>Pins</u> | Function | | | | |-------------|----------------|--|--|--| | 3,6,11,14 | Analog Inputs | | | | | 1,8,9,16 | Analog Outputs | | | | | 2,7,10,15 | Binary Inputs | | | | | 4,5,12,13 | Ground | | | | ## NOTES: - 1. Symbol sections may appear separately. - 2. Vendor Identification: IH5012 LOGIC SYMBOL **FUNCTIONAL DIAGRAM** PACKAGE PIN CONFIGURATION | BINARY<br>INPUT | FUNCTION | |-----------------|----------------------------| | ı | BLOCKS<br>ANALOG<br>SIGNAL | | 0 | PASSES<br>ANALOG<br>SIGNAL | TRUTH TABLE 926 Rev. D Sheet 1 of 1 The 927 is a dual peripheral positive-OR driver with DTL/TTL compatible inputs and an open-collector output. - 1. Vendor identification: 75453 - 2. Package pin configuration. LOGIC SYMBOL | INP | JTS | OUTPUT | | | |-------------|-----|-----------------------------------------------------------------|--|--| | Α | В | Y | | | | L<br>H<br>H | | L (ON STATE)<br>H (OFF STATE)<br>H (OFF STATE)<br>H (OFF STATE) | | | TRUTH TABLE FUNCTION DIAGRAM The 930 circuit is a dual driver incorporating TTL logic with an open-collector output. The output is low when both inputs are high. The output is I (indeterminate) when either of both inputs are low. When an external pull-up output resistor is used, the output is high instead of I. The propagation delay time from a low to a high output is typically 50 ns. The power dissipation is 800 mW (continuous). The input threshold voltage is approximately 1.4 V. Output drive current in the low state is 150 mA. The input or output may be open or grounded for troubleshooting without damage.to the chip. #### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 75452 - 3. Package pin configuration: \* Depends upon external output circuitry. A high is supplied when an external pull-up resistor is used in the output. The maximum voltage that the resistor can be connected to is 30 V. ## LOGIC SYMBOL | INP | OUTPUT PINS | | |--------|-------------|--------| | A(1,6) | B(2,7) | C(3,5) | | L | L | I | | L | н | I | | н | L | I | | Н | н | L | I=Indeterminate-the open-collector output supplies neither a high nor a low. A high is supplied when an external pull-up resistor is used in the output. # TRUTH TABLE **FUNCTIONAL DIAGRAM** 930 Rev A Sheet 1 of 1 Element 939 is a TTL non-inverting hex buffer with tri-state outputs. - 1. Vendor identification: 8097/74367 - 2. Package pin configuration: LOGIC SYMBOL | INPUTS | | OUTPUT | |--------|---|--------| | F DATA | | | | Ŧ | X | HI-Z | | L | Н | H | | L | L | L | TRUTH TABLE (EACH SECTION) The 949 circuit is a quad differential line receiver with tri-state outputs and a common strobe input. When the strobe input (Pin 4) is low, the output of each receiver section is determined by the differential voltage across its line inputs. With the strobe input high, all receiver outputs are in the high -impedance (Hi-Z) state. - 1. Vendor identification: MC3450 - 2. Package pin configuration: LOGIC SYMBOL | INPUT | STROBE | OUTPUT | |-----------------|--------|--------| | VID ≥ +25mV | L | н | | VID 2 + 25 IIIV | н | HI-Z | | − 25 mV < | L | I | | VID < + 25mV | н | HI-Z | | VID < -05-V | L | L | | VID ≤ -25 mV | Н | HI-Z | I = INDETERMINATE STATE TRUTH TABLE The 986 circuit is an eight-input digital-to-analog converter that provides its maximum output current $(I_0)$ when all digital inputs are high (K=255), decreasing in discrete steps as the count goes from 255 to zero. A reference current amplifier provides a constant current into the R-2R ladder, which divides the current into binary-related components that are fed to the current switches. Current from the reference amplifier is controlled by adjusting the positive/negative reference voltages. The output voltage $(E_0)$ range may be varied by the voltage applied to pin 1. The compensation input, pin 16, maintains correct phase margin throughout the range. The Typical Application diagram shows the 986 connected to provide 128 discrete output current values to an op amp (not a part of the 986 circuit). The op amp feed-back resistor is selected to provide an $\rm E_0$ of 10 volts when input current to the op amp is maximum — that is, for a count of 127. #### NOTES: - On a logic diagram, usually only the digital input and analog output pins are shown. - 2. Vendor identification: | <u>Element</u> <u>Ve</u> | | <u>Vendor Number</u> | |--------------------------|---------|----------------------| | 986A | (6-Bit) | MC1408L-6 | | 986B | (7-Bit) | MC1408L-7 | | 986D | (8-Bit) | MC1408L-8 | | 986E | (8-Bit) | MC1408L-7.5 | 3. Package pin configuration. LOGIC SYMBOL 986 Rev C Sheet 2 of 2 Element 3046 consists of five general-purpose silicon n-p-n transistors on a common monolithic substrate. Two of the transistors are internally connected as a differential pair. #### NOTES: - 1. The substrate (pin 13) must be connected to the most negative point in the external circuit to maintain isolation between transistors and to ensure normal transistor action. - 2. Vendor identification: CA3046 - 3. Pin connections are shown below. Element 3096 consists of five high-voltage, general-purpose silicon transistors mounted on a common substrate, which has a separate connection. The five-transistor array comprises three n-p-n and two p-n-p types. Typical collector-to-emitter breakdown voltage is 100 V. ### NOTES: - 1. Vendor identification: CA3096E - 2. Pin connections are shown below. 3096 Rev A Sheet 1 of 1 prist, The 4001 circuit is a CMOS package consisting of four 2-input positive NOR gates. ### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 4001 - 3. Package pin configuration: LOGIC SYMBOL The 4011 Circuit is a CMOS package consisting of four 2-input positive NAND gates. ### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 4011 - 3. Package pin configuration: LOGIC SYMBOL Element 4016 consists of four independent CMOS bilateral switches. As shown in the functional diagram, a transmission gate (TG) responds to control input $V_{\rm C}$ (usually a binary signal) to pass or cut off the input data $V_{\rm IN}$ . $V_{\rm IN}$ may be either an analog or a binary signal with frequencies up to 54 MHz. The maximum effective pulse frequency of $V_{\rm C}$ depends upon $V_{\rm DD}$ , as shown below: | $\frac{v_{DD}}{}$ | V <sub>C</sub> freq (max) | |-------------------|---------------------------| | +5 V<br>+10 V | 5 MHz<br>10 MHz | | +15 V | 12 MHz | ### NOTES: - 1. $V_C$ high = TG ON $V_C$ low = TG OFF (See Transmission Gate description on page 1-17) - 2. Vendor identification: MC14016B - 3. Package pin configuration: FUNCTIONAL DIAGRAM (EACH SECTION) LOGIC SYMBOL The 4017 circuit is a CMOS decode counter with an asynchronous, active-high reset and a built-in count decoder. Changes in the output occur on the positive-going edge of the Clock, pin 14, provided that the Clock Enable, pin 13 is low. Outputs are normally low, going high only at the appropriate decimal count time. A Carry output is provided that is high for all counts less than 5, and low for counts 5 through 9. #### NOTES: - 1. Vendor identification: 4017 - 2. Package pin configuration: LOGIC SYMBOL FUNCTIONAL DIAGRAM 4017 Rev A Sheet 2 of 2 The 4023 circuit is a CMOS package consisting of three 3-input positive NAND gates. ### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 4023 - 3. Package pin configuration: LOGIC SYMBOL The 4027 circuit is a CMOS package consisting of two positive-edge-triggered J-K flip-flops with asynchronous set and clear inputs. The functional (logic) diagram for the 4027 circuit appears as figure 1-15 in section 1 of this manual. ### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 4027 - 3. Package pin configuration: LOGIC SYMBOL | | INPUTS | | | | OUT<br>On | | | |---|--------|----|---|---|-----------|----|--------------| | G | GJ | GK | s | R | Q | Q | 1 | | Х | Х | X | 0 | ŀ | 0 | ı | | | х | х | х | 1 | 0 | ı | 0 | | | х | X | Х | 1 | ı | 1 | ı | | | _ | 0 | 0 | 0 | 0 | Qn | Qn | NO<br>CHANGE | | 5 | - | 0 | 0 | 0 | ı | 0 | | | 7 | 0 | ı | 0 | 0 | 0 | ı | | | 7 | 1 | ı | 0 | 0 | Qn | Qn | TOGGLE | Qn = STATE OF Q OUTPUT PRIOR TO CLOCK TIME. Qn + I = STATE OF QUTPUT AFTER CLOCK TIME. \_ = CLOCK TIME (L-TO-H TRANSITION) X = DON'T CARE # TRUTH TABLE The 4049 circuit is a CMOS package consisting of six inverting buffers, each capable of driving up to two TTL loads when used as a CMOS-to-TTL converter. For that application, the high-level input voltage may exceed the TTL supply voltage ( $V_{\rm CC}$ ). Pin 16 (normal $^{\mbox{\scriptsize V}}\mbox{\scriptsize DD}$ ) is not connected internally in this circuit, nor is pin 13. ### NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 4049 - 3. Package pin configuration: LOGIC SYMBOL Elements 5100, 5200, 5300, and 5400 constitute a phase-locked-loop oscillator (PLO), a simplified diagram of which is shown in figure 1. Table 1 gives a list of center frequencies for typical applications of the oscillator. A schematic diagram of the PLO is presented in figure 2, and subsequent sheets in this series provide the symbols and descriptions for each of the four elements, with frequent references to the schematic. ### GENERAL DESCRIPTION, PLO The phase-locked-loop oscillator affords a means of locking the timing of internal logic circuits to an external signal frequency. Typical usage is in the read/write circuits of disk memories, where the external signal is a series of servo-clock or data pulses from the rotating disk. The essential elements of a PLO are 1) the current pump, which either pumps current into or out of a filter (R2/C2), depending upon the state of a Comparator FF (not a part of the PLO), and 2) a voltage-controlled oscillator (VCO), the frequency of which is determined by the charge across the aforementioned filter capacitor. Supplemental elements include a constant-current source to minimize VCO frequence shifts due to power supply fluctuations, and a fast-start circuit that increases loop gain to achieve rapid lock-in -- typically with 20 pulses. When the low-active fast start signal disappears, the inertia of the PLO returns to normal so that it continues to track at the locked-in frequency despite data shift, gaps, or uneven spots in the data. Figure 1. PLO, Simplified Block Diagram The desired frequency and the VCO frequency will be 180 degrees out of phase when the PLO is locked in. Resistor R3 allows for precise adjustment of this relationship. #### NOTE R3 is adjusted for optimum phase relationship at the time the PLO is fabricated at the factory. This potentiometer must not be altered or adjusted in the field. The capture range and response time of the VCO are determined by filter R2/C2. Rapid lock-in is provided to frequencies that deviate by up to 20% from the center frequency. The center frequency of the VCO is determined by Rl and Cl, and can be varied from 1 MHz to 40 MHz. #### NOTE At the time the PLO is fabricated, Rl is adjusted to the center frequency for the particular application. This potentiometer must not be altered or adjusted in the field. Typical center frequencies (fc), with Rl and Cl values for each, are given in table 1 for various PLO applications. TABLE 1. TYPICAL VCO/PLO CENTER FREQUENCIES | Application | fc (MHz) | R1 (Ω) | Cl (pF) | |----------------------|----------|--------|---------| | DMD Data Recovery | 7.09 | 590 | 68 | | FMD Data Recovery | 9.58 | 590 | 51 | | DMD Servo Input (x2) | 0.886 | 590 | 680 | | x2 | 1.773 | 590 | 330 | | x2 | 3.545 | 590 | 150 | | x2 | 7.09 | 590 | 47 | | FMD Servo Input (x8) | 2.4 | 590 | 220 | | x2 | 4.79 | 590 | 110 | | x2 | 9,58 | 590 | 68 | | 1 | I | 1 | | Figure 1. Schematic Diagram, Phase-Locked Oscillator (PLO) Element 5100 is a Fast Start circuit that accelerates the locking in of a phase-locked oscillator (PLO), usually to a data or servo-clock signal from a disk drive. It accomplishes this by increasing the current handled by the current pump (element 5400), which increases the current going into (and out of) filter R2/C2, thereby increasing the voltage swing of the pump's output (VI). This, in turn, extends the band width of the PLO, allowing it to move quickly capture, and then synchronize itself with, the desired input frequency. In figure 2 (schematic, sheet 4), note the interconnections between elements 5100 and 5400. When diodes Dl and D2 are forward biased by a low input (Fast Start) signal to pin 3 of element 5100, the external 681 $\Omega$ resistor connected to +5 V is paralleled with the 1.2 $k\Omega$ resistor in element 5400 (via pin 4). Likewise the 600 $\Omega$ resistor is paralleled with the pump's 910 $\Omega$ resistor via pin 6. As a result, current flowing in the integrating circuit of the pump (see 5400 description) increases. - Vendor identification is the CDC part number -- 50225100. - 2. Package pin configuration: LOGIC SYMBOL Element 5200 consists of a Schmitt trigger and a current switch. Two 5200 elements are cross-coupled to form a voltage-controlled oscillator (VCO) for the PLO network, as shown in figure 2 on sheet 4. The transistor labellings in figure 2 are merely to aid in the circuit analysis. If the analysis applies to both the left-hand and right-hand elements in the VCO, the left-side transistors are given first, with those for the right side shown in parentheses. Transistors Q1 and Q2 (Q4, Q5) always assume opposite states, as is typical of a Schmitt-trigger configuration. The ON state of the circuit is considered to be that in which Q1 (Q4) conducts. In this state, output pin 8 is held about two deode-drops above ground (approximately +1.4 V). This positive voltage also appears at the base of Q3 (Q6) which, because its emitter is connected to the negative control voltage from element 5400, turns Q3 (Q6) on. Q3 (Q6) then acts as a switch to sink current from the associated terminal of capacitor C1. The OFF state of the Schmitt trigger exists when Q1 (Q4) is off and Q2 (Q5) is on. In this state, the output voltage at pin 8 falls to ground and base current through Q2 (Q5), as well as excess collector current through the associated Schottky diode, charges the capacitor. In the ON state, the relatively heavy current through Q1 (Q4) holds the current-source voltage from element 5800 (as seen at pin 3) to +2.5 V. In the OFF state, Q2, (Q5) draws little current, so pin 3 rises to +4.0 V and is clamped there by the 5300 element. These voltage waveforms are shown in figure 2 and are important to understanding the following circuit analysis, which examines one complete cycle of the VCO. F: TO FREQUENCY - DETERMINING COMPONENTS. C: TO CONSTANT - CURRENT SOURCE **B: TO BIAS COMPONENTS** LOGIC SYMBOL ### NOTES: - Vendor identification is the CDC part number -- 50225200. - 2. Package pin configuration: Let's assume that, as shown in figure 3, t1 has transpired and point B is more positive than point C. In this state, Q2 is off, Q1 and Q3 are on, with Q3 sinking current out of point B, while the output at point D rises to +1.4 V. Meanwhile, Q5 and the associated Schottky diode are conducting current into point C, which is held at +3.3 V by the base-emitter drop in Q5 (+4.40 -0.7 = +3.3 V). As the ramping action passes t2, the charge across Cl actually reverses, making point C more positive than point B. Ramping continues until, at t3, point B reaches the switching point of Q2 (+2.5 -0.7 = +1.8 V). Schmitt trigger action between Q1 and Q2 causes Q2 to rapidly turn on, while Q1 turns off. (With Q2 conducting, the base-emitter junction of Q1 is biased below its conduction level by the emitter-to-collector drop in Q2.) Meanwhile, the output at point D has fallen from +1.4 V to ground, turning off Q3, while pin 3 has risen sharply from +2.5 V to +4.0 V. This 1.5-volt rise is reflected through Q2 and the associated Schottky diode to point B. Because the charge across a capacitor cannot change instantaneously, point C is also raised 1.5 volts -- from +3.3 V to +4.8 V. As a result, Q5 turns off, causing Q4 and Q6 to conduct. The output at point E now rises to +1.4 V, while Q6 ramps current out of point C. When point C reaches +1.8 V (at t5), Q5 turns on. The resultant increase in voltage at pin 3 of the right-hand 5200 chip is reflected to point B, cutting off Q2 and turning on Q1 and Q3. The VCO has now passed through one complete cycle. If the control voltage at pin 5 goes more negative, more current is sinked via Q3 (Q6), causing Cl to reach +1.8 V sooner. Thus, the VCD frequency increases. The opposite condition (a frequency decrease) results if pin 5 goes less negative. The Schottky diodes enhance the switching time of the circuit by preventing Q1 and Q2 (Q4, Q5) from going into saturation. Element 5300 provides a stable current source for the VCO (element 5200), regardless of fluctuations in the logic-power-supply voltage(s). As shown in the schematic diagram of the 5300 element on page 5100-2, this is accomplished by using a zener diode that allows the base potentials of Q1 and Q2 to track voltage variations in the +5 V supply. The external resistor (connected to pin 2) is selected at the time the logic board is fabricated, and provides base drive in accordance with the output current requirement. ### NOTES: - Vendor identification is the CDC part number -- 50225300. - 2. Package pin configuration: B: TO BIAS COMPONENTS C: TO CURRENT-ADJUST COMPONENTS LOGIG SYMBOL Element 5400, in conjunction with filter R2/C2, is an integrating circuit that raises or lowers its output voltage (V1) in response to the phase relationship between 2 desired input frequency and that of the associated VCO. Transistors Q1 and Q2 of element 5400 form a current pump, biased such that Q2 always conducts a current equal to I, regardless of whether or not Q1 is also conducting. When Q1 conducts, it supplies a current equal to 2I, half of which sources Q2 and the other half of which charges filter R2/C2. When Q1 is cut off, the current through Q2 is supplied by the filter. Current through R2, in charging and discharging C2, causes a small-amplitude digital signal that rides on the nominal level maintained by C2. This is called the "proportional" component of the control voltage, V1. The nominal level maintained by C2 is the "integral" component. The amplitude of the proportional component determines how quickly the PLO can respond to peak shifts in the individual pulses of the desired input frequency. The rate at which the integral component can change determines how quickly the PLO can respond to input frequency variations. The Comparator FF (top left in the schematic) is set by a positive-going pulse from the desired input frequency. This puts the emitter of Ql essentially at ground, and Ql is cut off. The filter now pumps current through Q2, causing the voltage at point A to decrease. This voltage is passed through emitter-follower Q3 to output pin 6. (Q3 and Q4 constitute a buffer that minimizes the effect of output loading up on point A.) The voltage at pin 6 (V1) is referred to as the "control voltage" input to the VCO. When the Comparator FF is cleared by a positive-going pulse from the VCO, Ql turns on, conducting a current equal to 2I. Because the current through Q2 is limited by the 910-ohm resistor, the excess current (2I-I=I) is pumped into the filter, thereby raising the voltage at point A. P: TO INPUT-PHASE-DETERMINING COMPONENTS ### LOGIC SYMBOL If the Comparator is in a set state longer than it is reset (Desired Freq > VCO Freq), the voltage at point A becomes less positive, causing the frequency of the VCO to increase. If the Comparator is reset (cleared) longer than it is set (Desired Freq < VCO Freq), the voltage at point A becomes more positive, and the VCO frequency decreases. When the Comparator is in a set state reach an equilibrium (square-wave output is symmetrical), the voltage at point A stabilizes. The Fast Start input to the 5400 (pins 3 and 7) increase the current through Q1 and Q2, as described in the description of the 5100 circuit. The proportional component, as well as the rate of change of the integral component, of the control voltage are thereby increased, reducing the PLO response time and allowing it to lock in more quickly to the desired frequency. #### NOTES: - Vendor identification is the CDC part number -- 50225400. - 2. Package pin configuration. Element 5600, or its improved version, element 7500, consists of four head-select buffers having high-current capability, and a comparator for determining when multiple heads have been selected. A high on the low-active Chip Select input (pin 1) forces all output pins low, as seen in the truth table on sheet 3. Pin 10 is an open-emitter that can provide only a high-level output. The low level must be supplied by the IC (or other component) to which pin 10 is connected. ### NOTES: ### 1. Vendor identification: | Element | Part Number | |---------|-------------| | 5600 | 50255600 | | 7500 | 15157500 | ### 2. Package pin configuration: LOGIC SYMBOL FUNCTIONAL DIAGRAM 5600/7500 Rev A Sheet 2 of 3 PLH: PROPAGATION DELAY, L-TO-H PHL: PROPAGATION DELAY, H-TO-L # TIMING DIAGRAM | CONDITIONS | CHIP<br>SEL | HEAD-SELECT<br>INPUTS | HEAD SELECTED<br>OUT PUTS | LOGIC<br>OUTPUTS | |------------------------------------|-------------|-----------------------------------|-------------------------------------------|------------------| | | (1) | (3)(4)(13)(14) | (2)(5)(12)(15) | (7) (10) | | CHIP NOT SELECTED | н | x x x x | LLLL | LL | | CHIP SELECTED<br>NO HEAD SELECTED | L | нннн | LLLL | L L | | CHIP SELECTED<br>ONE HEAD SELECTED | L | ONE INPUT LOW<br>ALL OTHERS HIGH | INVERSE OF<br>RESPECTIVE INPUT<br>VOLTAGE | H L | | CHIP SELECTED ≥ 2 HEADS SELECTED | L | ≥ 2 INPUTS LOW<br>ALL OTHERS HIGH | INVERSE OF<br>RESPECTIVE INPUT<br>VOLTAGE | нн | X = IRRELEVENT L = LOW LEVEL VOLTAGE H = HIGH LEVEL VOLTAGE ( )=PIN NUMBERS TRUTH TABLE 5600/7500 Rev A Sheet 3 of 3 The 10101 is a ECL quad OR/NOR gate with one input from each gate common to pin 12. All sections provide complementary outputs. ### NOTES: - 1. Vendor identification: MC 10101L - 2. Package pin configuration. LOGIC SYMBOL | INPUT PINS | | OUTPU | T PINS | |------------|-----|-------|--------| | Α | В | С | D | | 0 | 0 | 1 | 0 | | ı | 0 | 0 | 1 . | | 0 | 1 | 0 | 1 | | 1 | l I | ٥ | 1 | | | l . | | | TRUTH TABLE The 10102 is a ECL quad 2-input NOR gate. The last section provides complementary (OR/NOR) outputs. - 1. Vendor identification: MC10102L - 2. Package pin configuration LOGIC SYMBOL | INPUT PINS | | T PINS | |------------|---|-------------| | 13 | 9 | 15 | | 0 | 0 | 1 | | 0 | 1 | 0 | | ı E | 1 | 0 | | 1 | 1 | 0 | | | 0 | 13 9<br>0 0 | TRUTH TABLE (LAST SECTION) The 10104 is a ECL quad 2-input AND gate. The last section provides complementary (AND/NAND) outputs. - 1. Vendor identification: MC10104L - 2. Package pin configuration. LOGIC SYMBOL | INPUT | INPUT PINS | | T PINS | |-------|------------|-----|--------| | 12 | 12 13 | | 15 | | 0 | 0 | 1 | 0 | | 1 | 0 | ı | 0 | | 0 | l | - 1 | 0 | | 1 | 1 | 0 | ı | | 1 | | | | TRUTH TABLE (LAST SECTION) The 10105 is an ECL triple OR/NOR gate with a 3-2-2 input configuration. All sections provide complementary outputs. - 1. Vendor identification: MC10105L - 2. Package pin configuration. LOGIC SYMBOL The 10106 is a ECL, triple, 4-3-3-input NOR gate. - 1. Vendor identification: MC10106L - 2. Package pin configuration. LOGIC SYMBOL The 10107 circuit features three Exclusive OR/NOR gates with complementary outputs. For low-active inputs, the outputs labelled C and D provide the X-OR and X-NOR functions, respectively. For high-active inputs, these output-pin functions are reversed (D=X-OR, etc.). A high active Exclusive OR/NOR output (=1) equates to a low-active Coincidence-gate output (=) from the same pin, as shown in the truth table. #### NOTES: - 1. Vendor identification: MC10107L - 2. Package pin configuration. | INPUT PINS | | OUTPU | T PINS | |------------|---|-------|--------| | Α | В | С | D | | 0 | 0 | 1 | 0 | | ı | 0 | 0 | 1 | | 0 | 1 | 0 | 1 | | 1 | 1 | ı | 0 | TRUTH TABLE (ANY SECTION) LOGIC SYMBOL Element 10109 is a dual ECL OR/NOR gate with 4 and 5 inputs, respectively. Complementary outputs are provided from each section. # NOTES - 1. Sections may be shown separately. - 2. Vendor identification: MC10109 - 3. Package pin configuration: LOGIC SYMBOL Element 10114 is an ECL triple line receiver for sensing differential signals. Commonmode noise rejection of 1 volt in either the positive or negative direction allows a large amount of common-mode noise immunity over long lines. The OR output pins (3,7,15) go low whenever the inputs are left floating. Pin 11 provides a VBB reference that is useful for making the 10114 a Schmitt trigger, allowing single-ended driving of the inputs. The 10114 can also be used as a MOS to ECL interface. - If sections are shown separately, show the -VR (pin 11) reference in but one section. - 2. Vendor identification: MC10114 - 3. Package pin configuration: LOGIC SYMBOL The 10116 is a ECL, triple differential line receiver. The line receivers are essentially very high speed linear differential amplifiers with standard ECL outputs. If any amplifier is unused, one input of that amplifier must be tied to $V_{\rm BB}$ (pin 11) to prevent upsetting the current source bias network. In this respect, contrast with element 10114. - 1. Vendor identification: MC10116L - 2. Package pin configuration. LOGIC SYMBOL The 10117 is a ECL, dual 2-wide, 2-3-input AND-OR / AND-OR-INVERT gate. - 1. Vendor identification: MC10117L - 2. Package pin configuration: LOGIC SYMBOL | INPUT PINS | | | | | OUTPUT PINS | | |------------------------|---|---|---|---|-------------|---| | 4 | 5 | 6 | 7 | 9 | 2 | 3 | | 0 | 0 | х | х | х | 0 | 1 | | X | x | 0 | 0 | 0 | 0 | 1 | | ALL OTHER COMBINATIONS | | | | | 1 | 0 | X = DONT CARE TRUTH TABLE The 10124 is a quad TTL to ECL level translator. # NOTES: - 1. Vendor identification: MC10124L - 2. Package pin configuration: LOGIC SYMBOL 10124 Rev C Sheet 1 of 1 The 10125 is a quad ECL to TTL level translator. # NOTES: - 1. Vendor identification: MC10125L - 2. Package pin configuration. LOGIC SYMBOL The 10131 is an ECL circuit containing two master-slave, type-D FFs. The FFs are controlled either by the set and reset inputs or by the clock input used in conjunction with the CD (data) input (refer to functional diagram and truth tables). When both the set and reset inputs are low, the FFs are in the clocked mode and their output states change on the positive transition of the clock. The resulting change depends on the information present at the data (CD) input. The FFs have both common and exclusive clock inputs. The FFs change separately, under control of their exclusive clock inputs, whenever the common clock input is held low. They change states simultaneously, under control of the common clock, whenever the exclusive clock inputs are held low. In either case, the final state of each FF depends on the information present at its data (CD) input at the time of the clock. ### NOTES: - 1. Vendor identification: MC10131 - 2. Package pin configuration. FUNCTIONAL DIAGRAM # LOGIC SYMBOL X=DON'T CARE ND=NOT DEFINED NC=NO CHANGE H=LOGICAL ONE L=LOGICAL ZERO | DATA | COMMON<br>CLOCK | EXCLUSIVE<br>CLOCK | Q | Q | |------|-----------------|--------------------|----|----| | Н | L | Н | Н | L | | L | L | H | L | Н | | н | н | L | н | L | | L | н | L | L | Н | | × | L | L | NC | NC | | X | Н | н | ND | ND | **CLOCKED OPERATION** | SET | RESET | Q | Q | |-----|-------|----|----| | Н | L | Н | L | | L | н | L | Н | | Н | н | ND | ND | | L | L | NC | NC | SET/RESET OPERATION # TRUTH TABLES 10131 Rev C Sheet 1 of 1 The 10141 circuit is an ECL 4-bit universal shift register. Inputs are provided for right shift (DR), left shift (DL), or parallel entry (D0-D3). Outputs are provided from each stage in the register, allowing a choice of parallel or serial output for either shift mode, as well as parallel in/parallel out operation. Input data is asynchronous, and is shifted to the output on the positive-going edge of the clock pulse (C). Control inputs S1 and S2 determine the operating mode, as given in the truth table. A timing diagram is shown on sheet 2. # NOTES - 1. Vendor identification: MC10141 - 2. Package pin configuration: | | SELECT<br>NPUTS OPERATING | | OUTPUTS | | | | | | |----|---------------------------|----------------|-------------------|-------------------|------------------|------------------|--|--| | S2 | SI | MODE | QOn 1<br>(PIN 14) | QIn I<br>(PIN 15) | Q2n I<br>(PIN 2) | Q3n I<br>(PIN 3) | | | | L | L | PARALLEL ENTRY | DO | DI | D2 | D3 | | | | اد | Ξ | SHIFT LEFT | DL | QOn | QIn | Q2n | | | | Η | L | SHIFT RIGHT | QI | Q2n | Q3n | DR | | | | Ξ | Ξ | STOP SHIFT | QOn | Qin | Q2n | Q3n | | | n = BIT TIME BEFORE CLOCK PULSE n+1 = BIT TIME AFTER CLOCK PULSE 10141 Rev A Sheet 2 of TIMING DIAGRAM 10141-3 Rev A Sheet 3 of 3 FUNCTIONAL DIAGRAM The 12040 is a logic network designed for use as a phase comparator for ECL-compatible input signals. It determines the "lead" or "lag" phase relationship and the time difference between the leading edges of the waveforms. Operation of the 12040 is best described by assuming that two waveforms of the same frequency, but differing in phase, are applied to input pins 6 and 9 (see timing diagram). If the logic had established by past history that the waveform at pin 6 was leading the waveform at pin 9, the output of the comparator at pin 4 would be a positive pulse whose width is equal to the phase difference; and the output at pin 11 would remain low. If the logic had established by past history that the waveform at pin 9 was leading the waveform at pin 6, the output of the comparator at pin 11 would be a positive pulse width equal to the phase difference; and the output at pin 4 would remain low. Both outputs for the sample condition are valid, since the determination of lead or lag is dependent on past edge crossings and initial conditions at start-up. A stable phase-locked loop will result from either condition. Phase error information is contained in the output duty cycle - that is, the ratio of the output pulse width to total period. By integrating or low-pass filtering the outputs of the comparator, and by shifting the level to accommodate ECL swings, usable analog information for a voltage-controlled oscillator can be developed. ### NOTES: - 1. Vendor identification: MC12040 - 2. Package pin identification. LOGIC SYMBOL 12040 Rev B Sheet 1 of 2 LOGIC DIAGRAM 12040 Rev C Sheet 2 of 2 This ECL circuit functions as an 11-input, multiple-select fault defector. Ten of the inputs, A through J, are monitored according to the state of S (mode select) when input K is low: If S is low, one or more of the ten inputs being in the high state will produce a fault indication (MS=H, MS=L). If S is high, two or more of the ten inputs must be high to give the fault indication. A high on input K produces a fault indication regardless of the state of any of the other inputs, including S. NOTES: - 1. The part number is also the vendor number 50255700. - 2. Package pin configuration: LOGIC SYMBOL | | | INPUTS | OUT | PUTS | OUTPUT | | |---|---|----------------------------|-----|------|-------------|--| | s | Κ | A THRU J | MS | MS | CONDITION | | | x | L | ALL INPUTS LOW | L | н | NO<br>FAULT | | | н | L | ONLY ONE<br>INPUT HIGH | L | н | NO<br>FAULT | | | н | L | TWO OR MORE<br>INPUTS HIGH | н | L | FAULT | | | L | L | ONE OR MORE<br>INPUTS HIGH | н | L | FAULT | | | х | Н | <× | Н | L | FAULT | | TRUTH TABLE 50255700 Rev A Sheet 1 of 2 FUNCTIONAL DIAGRAM 50255700 Rev A Sheet 2 of 2 # DATA SHEETS ARRANGED BY VENDOR IDENTIFICATION NO. The 74153 circuit is a dual 4-to-1 multiplixer with common binary select inputs and a separate inhibiting strobe input for each section. A logical one on the strobe holds the output pin for that section at a logical zero, regardless of the states of the select and data inputs. # NOTES: - 1. Vendor identification: 74153/74S153 - 2. Package pin configuration: LOGIC SYMBOL | | INPUTS | | | | | | | | | |-------------|--------|---|---|---|---|--------|----------|--|--| | DATA SELECT | | | | | | STROBE | OUT- | | | | 0 | 1 | 2 | 3 | 2 | ı | 4 | | | | | × | Х | X | X | X | X | H | L | | | | 0 | х | Х | X | 0 | 0 | L | 0 | | | | 1 | x | x | X | 0 | 0 | اد | _ | | | | х | 0 | х | X | 0 | 1 | L | 0 | | | | х | ı | x | X | 0 | 1 | L | 1 | | | | × | х | 0 | Х | 1 | 0 | L | 0 | | | | × | x | 1 | X | 1 | 0 | L | <u> </u> | | | | X | x | х | 0 | ī | 1 | L | 0 | | | | × | x | × | 1 | ı | 1 | L | 1 | | | TRUTH TABLE 74153 Rev A Sheet 1 of 1 The 74H51 circuit consists of two 2-wide, 2-input, positive AND-OR-INVERT gates in one package. # NOTES: - 1. Symbol sections may appear separately. - 2. Vendor identification: 74H51 - 3. Package pin configuration: LOGIC SYMBOL | 11 | IPU | T PII | NS | OUT-<br>PUT<br>PIN | | INPUT PINS | | | OUT-<br>PUT<br>PIN | | |---------------|------|-------|------|--------------------|---|------------|-------|-----|--------------------|------| | 2 | 3 | 4 | 5 | 6 | | 2 | 3 | 4 | 5 | 6 | | (1) | (13) | (9) | (10) | (8) | | (1) | (13) | (9) | (10) | (8) | | 0 | 0 | 0 | 0 | ı | | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | ı | 1 | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 0 | 1 | | 0 | 0 | 1 | 0 | - | | 0 | 0 | 1 | 1 | 0 | | 0 | 0 | 1 | 1 | 1 | | 0 | ł | 0 | 0 | ı | | 0 | - | 0 | 0 | _ | | 0 | ŀ | 0 | 1 | ı | | 0 | ı | 0 | 1 | 0 | | 0 | ı | ı | 0 | 1 | | 0 | 1 | | 0 | 0 | | 0 | ı | ı | 1 | 0 | | 0 | ı | ı | 1 | 0 | | П | 0 | 0 | 0 | , 1 | | ı | 0 | 0 | 0 | 1 | | 1 | 0 | 0 | ı | 1 | | ı | o | 0 | 1 | 0 | | ı | 0 | 1 | О | ı | | ı | 0 | ı | 0 | 0 | | | 0 | ı | 1 | 0 | | 1 | 0 | 1 | ı | 0 | | T | ı | 0 | 0 | 0 | | ī | ı | 0 | 0 | 1 | | 1 | 1 | 0 | ı | 0 | | 1 | 1 | 0 | | 0 | | ı | 1 | ı | 0 | 0 | | ı | 1 | 1 | 0 | 0 | | | 1 | 1 | 1 | 0 | | | ı | ı | ı | 0 | | AND-OR-INVERT | | | | | • | OF | ? – A | ND- | - IN\ | /ERT | TRUTH TABLES 74H51 Rev A Sheet 1 of 1 The 74LS221 circuit is a dual monostable multivibrator (one shot) with Schmitt-trigger inputs. Each section features a positive-transition-triggered input (A) and a negative-transition-triggered input (B), either of which can act as an inhibit input. Triggering occurs at a particular voltage level and is not related to the transition time of the input pulse. Once fired, the outputs are independent of further input transitions (that is, the one-shot is not retriggerable). Bringing the Reset input low terminates any high-level output pulse. Pulses from 30 ns to as long as 70 seconds are available with the proper external RC network. ### NOTES: - 1. Sections may appear separately. - 2. Vendor identification: 74LS221 - 3. Package pin configuration: | INP | UTS | OUTF | PUTS | | |-------|----------|------|------|-----| | RESET | Α | В | œ | - 0 | | L | X | Х | L | Н | | × | X | н | L | н | | × | L | х | L | Н | | H | <b>1</b> | L | л | ъ | | н | н | V | л | T | L = Low H = High ↑ = L-to-H transition (input) ↓ = H-to-L transition (input) $\Pi$ = one high-level pulse (output) X = don't care ### TRUTH TABLE LOGIC SYMBOL 74LS221 Rev A Sheet 1 of 1 The IM5603 circuit is a 1024-bit programmable read-only memory (PROM) organized as 256 words of 4 bits each. Open-collector outputs are provided. Logical ones are written into the memory using special equipment. Reading is accomplished by bringing the selected address bits high, while bringing both enable inputs (G) low. With either or both G-inputs high, the outputs are floating. Typical access time is $40\ \text{ns}$ . ### NOTES: - 1. Vendor identification: IM5603 - 2. Package pin configuration. IM5603 Rev A Sheet 1 of 1 The MC 1648 circuit is an ECL voltage-controlled oscillator that may be operated from a +5 Vdc or a -5.2 Vdc supply, depending upon system requirements. The external tank circuit connected between pins 10 and 12 may also contain a varactor diode to provide a voltage-variable input for the VCO. Maximum output frequency (typical) is 225 $\,\mathrm{MHz}\,.$ # NOTES: - 1. Vendor identification: MC1648 - 2. Package pin configuration: Replace 'm' with frequency or frequency range LOGIC SYMBOL MC1648 Rev A Sheet 1 of 1 Element MC426 is a dual 3-input AND gate that may serve as a pulse shaper or a "1's" delay. The shaping function results from the inherent hysteresis of the Schmitt-trigger circuit. Note the threshold levels, which are a part of the pulse-shaper symbol. As a "l's" delay, a high input signal appears at the output after a delay period determined by the RC network. As shown by the timing diagram, the falling H-to-L) edge of the input signal is not delayed; if the signal drops before the expiration of the delay period, the output remains low. The MC426 and the SNG83 are identical. The SNG82 differs in that it has a fan-out capability of 12, as opposed to 6 for the MC426/SNG83. # NOTES: - 1. Replace m and m' with appropriate delay periods. - Vendor identification: MC426/SNG83, SNG82 - 3. Package pin configuration: # APPENDIX A GLOSSARY OF MICROCIRCUIT TERMINOLOGY ### APPENDIX A ### GLOSSARY OF MICROCIRCUIT TERMINOLOGY - The following terminology is used in this manual to describe microcircuit function and design. - base (symbol B) The region that lies between an emitter and a collector of a transistor, and into which minority carriers are injected. It corresponds to the grid of an electron tube. - clock A source of accurately timed pulses, used for synchronization in a digital computer or as a time base in a transmission system. - clocked flip-flop Two flip-flops connected in a master-slave combination, to eliminate lay elements. The master flip-flop stores the input information when the clock voltage is high and transfers it to the slave when the clock voltage is low. - clock frequency The master frequency of the periodic pulses that schedule the operation of a digital computer. - clock rate The rate at which bits or words are transferred from one internal element of a computer to another. - collector (symbol C) A semiconductor region through which a primary flow of charge carriers leaves the base of a transistor. The electrode or terminal connected to this region is also called the collector, and corresponds to the anode of an electron tube. - counter circuit A circuit that receives uniform pulses representing units to be counted and produces a voltage proportional to the total count. Darlington amplifier - A current amplifier consisting essentially of two separate transistors, often mounted in a single transistor housing. A Darlington amplifier has the same terminations as a single transistor. - decoder A matrix network in which a combination of inputs produces a single output. - delay multivibrator A monostable multivibrator that generates an output pulse a predetermined time after it is trig gered by an input pulse. - demultiplexer A device used to separate two or more signals that were previously combined by a compatible multiplexer and transmitted over a single channel. - emitter (symbol E) A transistor region from which charge carries that are minority carriers in the base are injected into the base. The emitter roughly corresponds to the cathode of an electron tube. - emitter follower A grounded-collector transistor amplifier whose operation is similar to a cathode follower using a vacuum tube. - flip-flop circuit A two-stage multivibrator circuit having two stable states. In one state, the first stage is conducting and the second is cut off. In the other state, the second stage is conducting and the first stage is cut off. A trigger signal changes the circuit from one state to the other, and the next trigger signal changes it back to the first state. For counting and scaling purposes, a flip-flop can be used to deliver one output pulse for each two input pulses. Also called bistable multivibrator, Eccles-Jordan circuit, and trigger circuit. grounded-base amplifier - An amplifier that uses a transistor in a grounded-base connection. grounded-base connection - A transistor circuit in which the base electrode is common to both the input and output circuits. The base need not be directly connected to circuit ground. Also called common-base connection. grounded-collector amplifier - An amplifier that uses a transistor in a ground-collector connection. grounded-collector connection - A transistor circuit in which the collector electrode is common to both the input and output circuits. The collector need not be directly connected to circuit ground. Also called commoncollector connection. grounded-emitter amplifier - An amplifier that uses a transistor in a grounded-emitter connection. grounded-emitter connection - A transistor circuit in which the emitter electrode is common to both the input and output circuits. The emitter need not be directly connected to circuit ground. Also called common-emitter connection. integrated circuit - An interconnected array of active and passive elements integrated with a single semiconductor substrate or deposited on the substrate by a continuous series of compatible processes, and capable of performing at least one complete electronic circuit function. Normally, only the input, output, and supply terminations are accessible. Also called monolithic circuit and monolithic integrated circuit. When transistors or other discrete components are separately mounted and connected, it is a hybrid integrated circuit. - microcircuit Generic term for all types of microminiature or microelectronic circuits, including hybrid microcircuits, integrated circuits, thin-film circuits, and monolithic circuits. - microcircuitry The complete assembly of microcircuits used in a piece of electronic equipment. Also called microelectronic circuitry and microminiature circuitry. - microcircuit wafer A microwafer containing one or more complete operating microcircuits or stages. - monostable multivibrator A multivibrator with one stable and one unstable state. A trigger signal is required to drive the unit into the unstable state, where it remains for a predetermined time before returning to the stable state. Also called one-shot multivibrator, single-shot multivibrator, and start-stop multivibrator. - multiplexer A device for combining two or more signals. - multivibrator A relaxation oscillator using two tubes, transistors, or other electron devices, with the output of each coupled to the input of the other through resistance-capacitance elements or other elements to obtain in-phase feedback voltage. The fundamental frequency is determined by the time constants of the coupling elements and may be further controlled by an external voltage. When such circuits are normally in a nonoscillating state and a trigger signal is required to start a single cycle of operation, the circuit is commonly called a one-shot multivibrator, a flip-flop circuit, or a start-stop multivibrator. - reference voltage Reference voltages are typically specified with respect to ground. Unfortunately, there is no industry standard for the various symbols that denote these voltages. Meanwhile, the explanations below hold for this manual, and are generally applicable. - ${ m V_{BB}}$ (Bias) The bias voltage may be produced by an external bias supply or generated internally on each card (or within each IC package). In the latter case, ${ m V_{BB}}$ is usually brought out to a connecting pin so as to provide a uniform bias to all applicable circuits. - $V_{CC}$ (In bipolar (TTL,DTL) and ECL circuits, this term indicates the most-positive supply voltage. In ECL circuits, $V_{CC}$ is typically ground. - $V_{\mathrm{DD}}$ (Drain) In CMOS circuits, this term is generally used in place of $V_{\mathrm{CC}}$ to indicate the most-positive supply voltage. When CMOS is used in combination with ECL, $V_{\mathrm{DD}}$ is typically ground. - VEE In ECL circuits, this term indicates the mostnegative supply voltage. - VSS (Source) In CMOS circuits, this term indicates the most-negative supply voltage. When CMOS is used in conjunction with ECL, both VSS and VEE may be used to identify the same (-5.2 V) supply voltage. Often, however, the -5.2 V ECL supply (VEE) may not offer sufficient potential to gain the required speed from the CMOS circuits, and a higher-potential supply (VSS) is necessary. In such cases, VSS and VEE specify different voltages. reset - Clear. - reset pulse 1. A drive pulse that tends to reset a magnetic cell in the storage section of a digital computer. 2. A pulse used to reset an electronic counter to zero or to some predetermined position. - Schmitt trigger A bistable trigger circuit that converts an a-c input signal into a square-wave output signal by switching action, triggered at a predetermined point in each positive and negative swing of the input signal. - shift Displacement of an ordered set of characters one or more places to the left or right in a digital computer. If the characters are the digits of a numerical expression, a shift may be equivalent to multiplying by a power of the base. - shift pulse A drive pulse that initiates shifting of characters in the register of a digital computer. - shift register A computer circuit that converts a sequence of input signals into a parallel binary number or vice versa, by moving stored characters to the right or left. transistor - (TRANSfer resISTOR) An active semiconductor device having three or more electrodes. The three main electrodes used are the emitter, collector, and base. Conduction is by means of electrons and carriers or holes. Germanium and silicon are the materials most often used as the semiconductor material. Transistors can perform practically all the functions of tubes, including amplification and rectification. transistor-transistor logic - A logic circuit containing two transistors, for driving large output capacitances at high speed. triggering - Initiation of an action in a circuit, which then functions for a predetermined time. trigger circuit - 1. A circuit or network in which the output changes abruptly with an infinitesimal change in input at a predetermined operating point. Also called trigger. 2. A circuit in which an action is initiated by an input pulse, as in a radar modulator. 3. Flipflop circuit. truth table - A table that describes a function by listing all possible combinations of input values and indications for the output. | | AND | ) | _ | | OR | | N | IAN | D | |---|-----|---|---|---|----|---|---|-----|---| | В | A | C | | В | A | С | В | Α | С | | L | ٦ | ٦ | | L | L | ٦ | L | L | Н | | L | н | L | | L | н | Н | L | Н | н | | Н | L | L | | Н | ᆫ | Н | н | L | н | | Н | Н | Н | | H | Н | Н | Н | Н | L | Truth tables for three gating functions. # **COMMENT SHEET** | MANUAL TITLE | | | | |----------------|----------|----------|--| | PUBLICATION NO | | REVISION | | | FROM: | BUSINESS | | | | | ADDRESS: | | | FIRST CLASS PERMIT NO. 8241 MINNEAPOLIS, MINN. # **BUSINESS REPLY MAIL** NO POSTAGE STAMP NECESSARY IF MAILED IN U. S. A. POSTAGE WILL BE PAID BY CONTROL DATA CORPORATION TECHNICAL PUBLICATIONS DEPARTMENT 7801 COMPUTER AVENUE MINNEAPOLIS, MINNESOTA 55435 CUT ALONG LINE FOLD FOLD