# TMS9914A General Purpose Interface Bus (GPIB) Controller Data Manual # TMS9914A General Purpose Interface Bus (GPIB) Controller Data Manual ## **IMPORTANT NOTICE** Texas Instruments (TI) reserves the right to make changes to or to discontinue any semiconductor product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current. TI warrants performance of its semiconductor products to current specifications in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Unless mandated by government requirements, specific testing of all parameters of each device is not necessarily performed. TI assumes no liability for TI applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. # **TABLE OF CONTENTS** | SECTIO | V | PA | GE | |--------|------|--------------------------------------------------------------------------------|-----| | 1. | INTI | RODUCTION 1 | - 1 | | | 1.1 | Description | - 1 | | | 1.2 | Key Features | - 1 | | | 1.3 | Relationship to the TMS9914 | - 1 | | | 1.4 | Introduction to the IEEE-488 1975/78 Interface Bus | | | | 1.5 | Typical Applications | | | | 1.0 | 7,510.077,551.07.00.07.00.07.00.07.07.07.07.07.07.07. | _ | | 2. | ARC | CHITECTURE 2 | -1 | | | 2.1 | Registers | | | | | 2.1.1 Interrupt Mask and Status Registers 0 | | | | | 2.1.2 Interrupt Mask and Status Registers 1 | | | | | 2.1.3 Address Status Register | | | | | 2.1.4 Address Register | | | | | 2.1.5 Auxiliary Command Register | | | | | , | | | | | · | | | | | _ | | | | | 2.1.8 Serial Poll Register | | | | | 2.1.9 Command Pass Through Register | | | | | 2.1.10 Parallel Poll Register | • • | | | | 2.1.11 Data In Register 2- | | | | | 2.1.12 Data Out Register | | | | 2.2 | Direct Memory Access | | | | 2.3 | Terminal Assignments and Functions | | | | 2.4 | Transceiver Connections | 15 | | _ | | | | | 3. | | TE DIAGRAM IMPLEMENTATION | | | | 3.1 | Auxiliary Commands | | | | 3.2 | Acceptor Handshake | | | | 3.3 | Source Handshake | | | | 3.4 | Talker and Listener Functions | | | | 3.5 | Service Request Function | | | | 3.6 | Remote/Local Function 3-1 | 2 | | | 3.7 | Parallel Poll Function | 3 | | | | 3.7.1 Remotely Configured Parallel Poll | 3 | | | 3.8 | Controller Function | 4 | | | | 3.8.1 Controller Self Addressing 3-1 | 4 | | | | 3.8.2 Passing Control | 6 | | | | 3.8.3 System Controller | 7 | | | | · | | | 4. | TMS | S9914A ELECTRICAL SPECIFICATIONS 4 | - 1 | | | 4.1 | Absolute Maximum Ratings Over Operating Free-Air Temperature Range | - 1 | | | 4.2 | Recommended Operating Conditions | - 1 | | | 4.3 | Electrical Characteristics Over Full Range of Recommended Operating Conditions | - 1 | | | 4.4 | Timing Characteristics and Requirements | - 1 | | | | 4.4.1 Clock and Host Interface Timing Requirements | -2 | | | | 4.4.2 Host Interface Timing Characteristics | | | | | 4.4.3 Source Handshake Timing Characteristics | | | | | 4.4.4 Acceptor Handshake Timing Characteristics | | | | | 4.4.5 ATN, EOI, and IFC Timing Characteristics | - | | | | 4.4.6 Controller Timing Characteristics | | | | | 4.4.0 Controller Hilling Characteristics | - | | 5. | MEC | CHANICAL SPECIFICATIONS 5 | - 1 | | Ο. | 5.1 | TMS9914A JL – 40-Pin Ceramic Package | | | | 5.2 | TMS9914A NL – 40-Pin Plastic Package | | | | 5.3 | TMS9914A NL = 40-Pin PLCC Package | | | | 5.0 | | ~ | ## LIST OF APPENDICES | APPENDI | x | <b>PAGE</b> | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | Α | IEEE-488 Standard Connector | Δ.1 | | В | Typical Sequences of Events for the Controller | | | С | SN75160/161/162 Data Sheets | | | D | Example Software | | | | | ויט | | | LIST OF ILLUSTRATIONS | | | FIGURE | | PAGE | | 1 - 1 | Typical TMS9914A Application | 1-2 | | 2-1 | Simplified Block Diagram | | | 2-2 | DMA Configuration | | | 2-3 | Transceiver Connections | 2-16 | | 3-1 | TMS9914A Auxiliary Command State Diagram | | | 3-2 | TMS9914A Acceptor Handshake State Diagram | | | 3-3 | TMS9914A Source Handshake State Diagram | | | 3-4 | TMS9914A Listener State Diagram | | | 3-5 | TMS9914A Talker State Diagram | | | 3-6 | Service Request State Diagram | | | 3-7 | TMS9914A Remote Local State Diagram | | | 3-8 | TMS9914A Parallel Poll State Diagram | | | 3-9 | TMS9914A Controller State Diagrams | | | 3-10 | Passing Control Between TMS9914s | | | 3-11 | IFC and REN Pins | | | 4-1 | TMS9914A Clock Cycle Timing | | | 4-2 | TMS9914A Read Cycle Timing | | | 4-3 | TMS9914A Write Cycle Timing | | | 4-4 | TMS9914A DMA Read Operation | | | 4-5 | TMS9914A DMA Write Operation | 4-6 | | 4-6 | TMS9914A Source and Acceptor Handshake Timing(s) | | | 4-7 | TMS9914A Acceptor Handshake Timing "ATN" True | | | 4-8 | TMS9914A Response to ''ATN'' and ''EOI'' | | | 4-9 | TMS9914A Controller Timing | l-10 | | | LIST OF TABLES | | | TABLE | | PAGE | | 2-1 | TMS9914A Read Registers | | | 2-2 | TMS9914A Write Registers | 2-2 | | 2-3 | Auxiliary Commands | 2-2 | | 2-4 | Software Reset Conditions | 2-7 | | 3-1 | Auditor Comment Code Div. | 2-8 | | 3-2 | Accorded Handahalla SA | 3-2 | | 3-3 | Acceptor Handshake Message Outputs | 3-3 | | 3-4 | Course Unadabate Management | 3-4 | | 3-5 | Course Headshot Manage O. | 3-5<br>3-5 | | 3-6 | Talkan and the same 84 and a state of the same | 3-5<br>-10 | | 3-7 | Talling Function Manager O | -10 | | 3-8 | Complete Description Advanced in | -12 | | 3-9 | Complete Programme Manager Co. A. A. | -12 | | 3-10 | D | 13 | | 3-11 | Description Dell'Advance d'acc | -14 | | | Described Dest Manager Co. 1 | 14 | | | Controller Francis AA | 15 | | | Controller Constitut Manager Co. | 16 | | | Muitiline Interface Messages | | ## 1. INTRODUCTION ## 1.1 DESCRIPTION The TMS9914A provides an interface between a Microprocessor System and the General Purpose Interface Bus (GPIB) specified in the IEEE-488 1975/78 standards and the IEEE-488A 1980 supplement. The device is controlled and configured through 8-bit memory mapped registers and enables all aspects of the standards to be implemented, including talker, listener and controller. #### 1.2 KEY FEATURES - Handles all IEEE-488 1975/78 functions - Compatible with IEEE-488A 1980 supplement - Talker and listener function (T,TE,L,LE) - Automatic source and acceptor handshakes (SH,AH) - Controller with pass control - System Controller capabilities - Device trigger and device clear capabilities (DT,DC) - Optional automatically cleared request service bit - Parallel and serial poll facilities (PP) - Remote/local function with local lockout (RL) - Single or dual primary addressing - Secondary address capabilities - Direct interface to SN75160/161/162 bus transceivers with no additional logic - Compatible with most microprocessors - Direct memory access facilities - Memory-mapped microprocessor interface #### 1.3 RELATIONSHIP TO THE TMS9914 The TMS9914A is compatible with the TMS9914 and may replace it in any application without software alterations. New features are included on the TMS9914A which increase the flexibility of the device. These features are disabled at power-up and must be programmed by the user as needed. ## TMS9914A VS. TMS9914: - 1) Byte Output interrupt modification (see Section 2.1.1 and Appendix B) - 2) Reduced bus settling time T1 (see Section 2.1.6 and Section 3.3) - 3) Modification to the Service Request Function (see Section 3.5) - 4) Addition of a second request service (rsv) bit which is automatically cleared (see Section 2.1.6 and Section 3.5) ## 1.4 INTRODUCTION TO THE IEEE-488 1975/78 INTERFACE BUS The GPIB is designed to allow up to 15 instruments within a localized area to communicate with each other over a common bus. Each device has a unique address, read from external switches at power-on, to which it responds. Information is transmitted in byte serial bit parallel format and may consist of either device-dependent data or interface messages, commonly referred to as data or commands, respectively. Device data may be sent by any one device (the talker) and received by a number of other devices (listeners). Instructions, such as select range, select function, or measurement data for processing or printout, may be sent in this way. One of the devices on the bus, designated the Controller in charge (Controller), may send interface control messages. Devices can be assigned to the bus as listeners or talkers by sending their unique talk or listen addresses and may be switched between remote and local control. The bus itself consists of a 24-wire shielded cable. Eight lines carry data; 8 are control lines; 8 are signal and system grounds. A diagram showing the IEEE bus configuration is given in Appendix A. Three of the management lines operate as a three-line handshake between talker (or controller) and listeners. No new data is sent until each device addressed to listen has received the last byte and is ready for the next. This method of asynchronous communication ensures that the data rate is suited to the slowest active listener, as well as ensuring compatibility over a wide range of devices. The remainder of this manual assumes working familiarity with the IEEE-488 1975/78 standards. Terminology and abbreviations defined within these standards are freely used throughout. The IEEE convention of lower case for local messages and upper case for remote messages (received via the interface) is used in all acronyms. ## 1.5 TYPICAL APPLICATIONS The TMS9914A is used when an intelligent instrument is required to communicate with an IEEE-488 General Purpose Interface Bus (GPIB). It performs the interface function between the microprocessor and bus and relieves the processor of the task of maintaining the IEEE protocol. By utilizing the interrupt capabilities of the device, the bus does not have to be continually polled, and fast responses to changes in the interface configuration can be achieved. A block diagram showing the TMS9914A in a typical application is given in Figure 1-1. The GPIB input/output pins are connected to the IEEE-488 bus via bus transceivers. The direction of data flow is controlled by the TE and CONT outputs generated on the TMS9914A. The SN75160, 75161 and 75162 (see Appendix C) are designed specifically for use with a GPIB interface. The TE and CONT signals are routed within the devices so that the buffers on particular lines are controlled as required by the TMS9914A. Other buffers may be used, but they may require a small amount of external logic, particularly around the EOI line buffer. Communication between the microprocessor and TMS9914A is carried out via memory-mapped registers. There are 13 registers within the TMS9914A, 6 of which are read and 7 write. These registers both pass control data to and get status information from the device. The three least significant address lines from the MPU are connected to the register select lines RSO, RS1, and RS2 and determine the particular register selected. The high order address lines are decoded by external logic to cause the $\overline{\text{CE}}$ input to the TMS9914A to be pulled low when any one of eight consecutive addresses are selected. Thus the internal registers appear to be situated at eight consecutive locations within the MPU address space. Reading or writing to these locations transfers information between the TMS9914A and the microprocessor. Note that reading and writing to the same location will not access the same register within the TMS9914A since they are either read-only or write-only registers. For example, a read operation with RS2-RSO = 011 gives the current status of the GPIB interface control lines, whereas a write to this location loads the auxiliary command register. Each device on the bus interface is given a 5-bit address enabling it to be addressed as a talker or listener. This address is set on an external DIP switch (usually at the rear of an instrument) before power-on. FIGURE 1-1 - TYPICAL TMS9914A APPLICATION Typical TMS9914A configuration utilizes registers 100 or 101 as an address switch register (see Table 2-1). This register may consist of a DIP switch which drives the data lines via tristate buffers when one of these addresses is read. This allows the host MPU to read a device address which is manually set and write this address into the address register of the TMS9914A for device identification on the bus. The TMS9914A responds by causing a My Address (MA) interrupt and entering the required addressed state when this address is detected on the GPIB data lines. ## 2. ARCHITECTURE The block diagram of the internal architecture of the TMS9914A is given in Figure 2-1. As previously stated, there are 13 MPU accessible registers of which 6 are read and 7 are write. These registers handle all communication between the IEEE-488 1975/78 bus and microprocessor. Each register is accessed by putting the relevant address on lines RSO, RS1 AND RS2 and performing a memory read ( $\overline{WE} = 1$ DBIN = 1) or memory write ( $\overline{WE} = 0$ DBIN = 0) operation. The register addresses and use of each bit is shown in Table 2-1 for the read registers and Table 2-2 for the write registers. A full description of each register is given in the following paragraphs. Implementation of the functions described by the state diagrams of the IEEE-488 standard is carried out in the IEEE-488 state diagram block. Information is received from the IEEE bus and from the internal registers and is combined with the current status of the device (for example, Talker Active State, TACS) to produce the control signals to load registers or handle the handshake or bus management lines. FIGURE 2-1 - SIMPLIFIED BLOCK DIAGRAM TABLE 2-1 - TMS9914A READ REGISTERS | А | DDRES | SS | DECICEED MARKE | | | | BIT ASS | IGNMENT | | | | |-----|-------|-----|----------------|------|------|------|---------|---------|------|------|------| | RS2 | RS1 | RS0 | REGISTER NAME | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | | 0 | 0 | 0 | Int Status 0 | INTO | INT1 | ВІ | BO | END | SPAS | RLC | MAC | | 0 | 0 | 1 | Int Status 1 | GET | ERR | UNC | APT | DCAS | MA | SRQ | IFC | | σ | 1 | 0 | Address Status | REM | LLO | ATN | LPAS | TPAS | LADS | TADS | ulpa | | 0 | 1 | 1 | Bus Status | ATN | DAV | NDAC | NRFD | EOI | SRQ | IFC | REN | | 1 | Ô | O | * | | | Ì | | | | | | | 1 | 0 | 1 | * | | | ļ | | | | | | | 1 | 1 | 0 | Cmd Pass Thru | DIO8 | DIO7 | DI06 | DIO5 | DI04 | DIO3 | DIO2 | DIO1 | | 1 | 1 | 11 | Data In | DIO8 | DI07 | DI06 | DIO5 | DIO4 | DIO3 | DIO2 | DIO1 | <sup>\*</sup>The TMS9914A host interface data lines will remain in the high impedance state when these register locations are addressed. An Address Switch Register may therefore be included in the address space of the device at these locations (see Section 1.5). TABLE 2-2 - TMS9914A WRITE REGISTERS | A | DDRES | SS | REGISTER NAME | | | | BIT ASS | IGNMENT | | | | |-----|-------|-----|---------------|-----------|------|------|---------|---------|------------|------|------| | RS2 | RS1 | RS0 | REGISTER NAME | D0 | D1 | D2 | D3 | D4 | D5_ | D6 | D7 | | 0 | 0 | 0 | Int Mask 0 | | | BI | во | END | SPAS | RLC | MAC | | 0 | 0 | 1 | Int Mask 1 | GET | ERR | UNC | APT | DCAS | MA | SRQ | IFC | | 0 | 1 | 0 | * | xx | 0 | 1 | 1 | Auxiliary Cmd | cs | xx | xx | f4 | f3 | f2 | f1 | fO | | 1 | 0 | 0 | Address | edpa | dal | dat | A5 | Α4 | А3 | A2 | A1 | | 1 | 0 | 1 | Serial Poll | <b>S8</b> | rsvl | S6 | S5 | S4 | <b>S</b> 3 | S2 | S1 | | 1 | 1 | 0 | Parallel Poll | PP8 | PP7 | PP6 | PP5 | PP4 | PP3 | PP2 | PP1 | | 1 | 1 | 1 | Data Out | DIO8 | DI07 | DI06 | DI05 | DIO4 | DI03 | DIO2 | DIO1 | <sup>\*</sup>This address is not decoded by the TMS 9914A. A write to this location will have no effect on the device, as if a write had not occurred. ## 2.1 REGISTERS ## 2.1.1 Interrupt Mask and Status Registers 0 The Interrupt Mask and Interrupt Status registers operate independently of each other. The status bits will always be set when the appropriate events occur regardless of the state of the corresponding mask bit. All interrupt bits, with the exception of INTO and INT1 which are not storage bits, are edge triggered and are set when the appropriate condition becomes true. The storage bits are cleared immediately after the corresponding Interrupt Status Register is read by the host MPU. If an interrupt condition becomes true during this read operation, then the event is stored. The corresponding bit is set when the read operation ends, hence no interrupts are lost. In addition to being cleared by a read operation, the BO interrupt is also cleared by writing to the Data Out Register, and the BI interrupt is cleared by reading the Data In Register. The interrupt status bits are cleared and held in the 0 condition while Software Reset (swrst) is set. The corresponding bit of the Interrupt Mask register must be set to a 1 if an interrupt status bit is to cause an external interrupt (INT Low) when it is set (i.e., INT = INT STATUS.INT MASK). The mask register is not cleared by 'swrst' or the Hardware Reset pin (RESET) and will power on in a random state. It must, therefore, be written to by the host MPU before 'swrst' is cleared to avoid extraneous interrupts (see Section 2.1.6 for operation of 'swrst'). The INTO and INT1 bits of the Interrupt Status Register are not true status bits. INT1 will be true if there are any unmasked interrupt status bits set to a 1 in Interrupt Status Register 1. INTO will be true if any of bits 2-7 of Interrupt Status Register 0 are unmasked and set to a 1. If either INT1 or INTO is true, then the external interrupt pin (INT) will be pulled low provided that the Disable All Interrupts feature (dai) has not been set. The individual bits of Interrupt Status and Interrupt Mask Register 0 are described are in the following paragraphs. The conditions which set these bits, shown in parentheses, are given in terms of the state diagrams described in Section 3. Each bit is set on the rising edge of the condition shown. #### INTERRUPT MASK/STATUS REGISTER 0 | xx | xx | BI | во | END | SPAS | RLC | MAC | INT | MASK 0 | |------|------|----|----|-----|------|-----|------------|-----|----------| | INTO | INT1 | Ві | во | END | SPAS | RLC | MAC | INT | STATUS 0 | | DO | D1 | D2 | D3 | D4 | D5 | D6 | <b>D</b> 7 | MPU | BUS | NOTE: A 0 masks and a 1 unmasks the bits in the interrupt mask registers. INT1 This will be a 1 when an unmasked status bit in Interrupt Status Register 1 is set to a 1. INTO This will be a 1 when any of bits 2-7 of Interrupt Status Register 0 is unmasked and set to a 1. Byte In. A data byte has been received in the Data In register. If the mask bit is not set, then no interrupt is generated but a RFD holdoff will still occur before the next data byte is accepted. If the Shadow Handshake feature is used, then this status bit will not be set. This bit is cleared by reading the Data In Register as well as after Interrupt Status Register 0 has been read. (Set On: ACDS1.LACS) BO Byte Out. This is set when the Data Out Register is available to send a byte over the GPIB. This byte may be either a command if the device is a controller or data if the device is a talker. It is set when the device becomes an active talker or controller but will not occur if the Data Out register has been loaded with a byte which has not been sent. Subsequently, it will occur after each byte has been sent and the TMS9914A returns to SGNS. This bit is cleared by writing to the Data Out Register as well as by reading Interrupt Status Register O. (Set On: SGNS.CACS + SGNS.TACS.SHFS) #### NOTE When a controller addresses itself as a talker and then goes to standby, there will be a momentary transition of the source handshake into SIDS before TACS becomes true and it reenters SGNS. Under these circumstances, the TMS9914A is guaranteed to give a BO interrupt on reentering 'SGNS'. The TMS9914, however, may not, and a controller going to standby as a talker should write the first byte of data into the Data Out Register immediately after writing the gts auxiliary command, without waiting for a BO interrupt (see Appendix B for details). END This indicates that a byte just received by a listener was the last byte in a string, that is, it was received with the EOI line true. It is set at the same time as the BI interrupt. (Set On: (ACDS1.LACS.EOI) #### NOTE The END flag should be set at the same time as the BI flag. However, the END flag rises slightly before BI by about 5 to 15 ns. If the system is being used in an Interrupt driven mode, this delay is very unlikely to cause problems. If the interrupt flags are polled, there is the possibility that the Host CPU could read the Interrupt Status 0 register at such a time to see the END flag set, but not the BI flag. In this case, the BI flag will be held and loaded into the Interrupt Status 0 register when the current read cycle ends. A typical Listener polling algorithm continually reads the Interrupt Status 0 register to check for the BI flag to be set. Once found, the END flag would then be checked to see if the byte in the DATA IN register is the last byte expected in the present string of data. However, with the END flag being set slightly before the BI flag, the following possibility of missing the END flag exists: - 1. Read Interrupt Status Register 0 to see if the BI flag is set. (Condition: END is set, but BI is not.) - a. The read operation clears the contents of Status register 0. - b. Since routine checks first for BI, there is no reason to check for the END flag if the BI flag is not set. - 2. Read Interrupt Status Register 0 again. (Condition: Previous BI flag is now set, END flag has been cleared.) - a. Check to see if BI is set. - b. Yes, Check END flag to see if last byte in string. - c. END not set, expect more data to come. - 3. Continue to read Status Register 0. A solution is to have the Interrupt service routine also check for the END flag, even if the BI flag is not set. If the END flag is set, then also assume that BI is also set and act accordingly. If the BI flag is set and the END flag is not set, then read the DATA IN register to get the byte of data. One problem with this is that if Interrupt Status 0 is read with the END flag set and the BI flag not set, then the pending BI flag will be held until after the read operation is complete. On the next read of the Interrupt Status register, it will be very difficult to tell whether this BI flag is the result of the previous 'Pending' BI flag or is it the beginning of the next received message. The way around this problem is to ensure that after a BI or END 'interrupt', the information in the DATA IN Register is read BEFORE reading the Interrupt Status 0 register again. This will clear the present BI flag. The program flow for this suggested solution is as follows: - Read Interrupt Status Register 0 to see if the BI flag or the END flag is set. (Condition: UNKNOWN) - a. The read operation clears the contents of Status register 0. - b. Check for BI flag. If set, check END flag to see if last byte in string. If BI flag is set and END flag is not, then the byte of data is not the last in the string. Go to step 2. - c. If BI flag is not set, still check END flag to see if set. If neither flag is set, repeat step 1. - d. If BI flag is not set, but the END flag is set, continue with step 2. - Read the DATA IN register to get the last byte of data in the string. This will also clear any pending BI flag which may not have been seen in the Interrupt Status 0 register at the time an END flag was seen. - 3. Continue to read Status Register O. (Repeat Step 1.) - SPAS This indicates the the TMS9914A has requested service via rsv1 or rsv2 (in the Serial Poll Register or Auxiliary Command Register) and has been polled in a serial poll. It is set on the false transition of STRS when the serial poll status byte is sent. (Set On: STRS-SPAS-(APRS + APRS2) - RLC Remote/Local Change. This is set by any transition between local and remote states in the Remote/Local function. - (Set On: (LOCS-REMS) + (REMS-LOCS) + (LWLS-RWLS) + (RWLS-LWLS) - MAC My Address Change. This indicates that a command has been received from the GPIB which has resulted in the addressed state of the TMS9914A to change. It will not occur if secondary addressing is being used, nor indicate that the TMS9914A has been readdressed on its other primary address. (Set On: ACDS1:(MTA·TADS+UNT·TADS+OTA·TADS+MLA·LADS+UN·LADS) ## 2.1.2 Interrupt Mask and Status Registers 1 The operation of Interrupt Mask and Status Register 1 is similar to that of Interrupt Mask and Status Register 0 except that all bits are true storage bits. The status bits are cleared only following the register being read and by 'swrst'. There is one distinct group of interrupts in this register: GET, UNC, APT, DCAS, MA. These are all set in response to commands received over the bus and if unmasked, a Data Accepted (DAC) holdoff will occur when the interrupt in question is set. It may be released with a 'dacr' auxiliary command. This is further discussed in Section 3.2. The mask bit of the APT interrupt is further used in the talker and listener functions. When the interrupt is unmasked, the talker and listener functions of the TMS9914A implement the extended talker and extended listener functions of IEEE-488. Otherwise these functions implement the talker and listener functions of IEEE-488. The individual bits of Interrupt Status and Interrupt Mask Register 1 are described below. The conditions which set these bits, shown in parentheses, are given in terms of the state diagrams described in Section 3. ## **INTERRUPT MASK/STATUS REGISTER 1** | GET | ERR | UNC | APT | DCAS | МА | SRQ | IFC | INT | MASK 1 | |-----|-----|-----|-----|------|------------|-----|-----|-----|----------| | GET | ERR | UNC | APT | DCAS | МА | SRQ | IFC | INT | STATUS 1 | | DO | D1 | D3 | D3 | D4 | <b>D</b> 5 | D6 | D7 | MPU | BUS | This is set if a Group Execute Trigger command is received. A DAC holdoff occurs if the interrupt is unmasked. The TR pin becomes high when this command is received and persists high for the duration of a DAC holdoff if one occurs. If the interrupt is masked, the TR pin becomes high for approximately five clock cycles. (Set On: GET.LADS.ACDS1) ERR Error. This is set if the source handshake becomes active and finds that the NDAC and NRFD lines are both high. This indicates that, for whatever reason, there are no acceptors on the bus. (Set On: SERS) Unrecognized Command. This is set if a command that has no meaning to the TMS9914A has been received. Unrecognized addressed commands will only cause this interrupt if the device is LADS except for TCT which will only interrupt in TADS. Secondary commands will only cause this interrupt if the 'pts' auxiliary command has been set previously. A DAC holdoff will occur if this interrupt is unmasked which effectively enables the command pass through feature. Unrecognized commands may be inspected in the Command Pass Through Register before this holdoff is released. (Set On: ACDS1·(UCG·LLO·SPE·SPD·DCL + ACG·GET·GTL·SDC·TCT·LADS + TCT·TADS + SCG·pts)) APT Address Pass Through. Unmasking this interrupt enables secondary addressing. It is set if a secondary command is received provided that the last primary command received was a primary talk or listen address of the TMS9914A. A DAC holdoff will occur and the secondary address may be read from the Command Pass Through Register. The holdoff may be released by a 'dacr' auxiliary command and the 'cs' bit of the Auxiliary Command Register is used to indicate that a valid (cs = 1) or an invalid (cs = 0) secondary has been identified by the host MPU. (Set On: ACDS1.SCG.(LPAS + TPAS)) DCAS Device Clear Active State. This is set when a device clear command (DCL) is received or when a selected device clear (SDC) is received with the TMS9914A in LADS. This will cause a DAC holdoff if unmasked. (Set On: ACDS1.(DCL+SDC.LADS)) SRQ Service Request. This is provided for the benefit of the controller which should execute a serial poll in response to this interrupt. It is set when the SRQ line becomes true. (Set On: SRQ.(CIDS + CADS)) MA My Address. This is set when the TMS9914A recognizes its primary talk or listen address. A DAC holdoff will occur if this is unmasked. (Set On: (MLA + MTA)·SPMS·aptmk)) **IFC** Interface Clear. This is provided for the benefit of devices which are not the System Controller. It is set when the IFC line becomes true and indicates that the TMS9914A has been returned to an idle state. If the device is the System Controller, then the IFC interrupt is not set. (Set On: IFCIN) ## 2.1.3 Address Status Register | REM | LLO | ATN | LPAS | TPAS | LADS | TADS | ulpa | |-----|-----|-----|------|------|------|------|------| | DO | D1 | D2 | D3 | D4 | D5 | D6 | D7 | REM The device is in the remote state LLO Local lockout is in operation ATN The attention line is low (true) on the bus LPAS TMS9914A is in the listener primary addressed state TPAS TMS9914A is the talker primary addressed state LADS(or LACS) The device is addressed to listen TADS(or TACS) The device is addressed to talk ulpa This bit shows the LSB of the last address recognized by the TMS9914A. ## 2.1.4 Address Register | edpa | dal | dat | A5 | A4 | А3 | A2 | Α1 | |------|-----|-----|----|----|----|----|----| | DO | D1 | D2 | D3 | D4 | D5 | D6 | D7 | edpa Enable dual primary addressing mode dal Disable listener function dat Disable talker function A5-A1 Primary address of the TMS9914A Bits A5-A1 of this register contain the primary address of the device (denoted AAAAA in Table 3-15). IEEE-488 1975/78 does not allow a device to be assigned the value 11111 for bits A5-A1. When 'swrst' is true at power-up or if set by the host MPU, the TMS9914A is held in an idle state. During this time the host MPU may load the primary address of the device into these bits. Often this will be read from an Address Switch Register (see Section 1.5). The 'edpa' bit is used to enable the dual addressing mode of the TMS9914A. It causes the LSB of the address to be ignored by the address comparator giving two consecutive primary addresses for the device. The address by which the TMS9914A was selected is indicated by the 'ulpa' bit of the Address Status Register. The Address Register is not cleared by 'swrst' or hardware reset. ## 2.1.5 Auxiliary Command Register (see Section 3.1 for Auxiliary Command State Diagram) | cs | xx | xx | F4 | F3 | F2 | F1 | FO | |----|----|----|----|----|----|----|----| | DO | D1 | D2 | D3 | D4 | D5 | D6 | ٥7 | f4-f0 Auxiliary command select (see Table 2-3) cs Clear or set the feature (where applicable) Auxiliary commands are used to enable and disable most of the selectable features of the TMS9914A and to initiate many of the actions of the device. The desired feature is selected by writing a byte to this register with the appropriate value in bits f4-f0. These values are given in Table 2-3. The 'cs' bit is used in most cases when the feature selected by f4-f0 is of the clear/set type. The feature is enabled if 'cs' = '1' and disabled if 'cs' = '0'. The holdoff on all data (hdfa) feature is an example of such a feature. Other auxiliary commands initiate an action of the TMS9914A, such as release RFD holdoff (rhdf). In most cases, the 'cs' bit is unused and ignored by these commands. All the clear/set auxiliary commands are cleared by the hardware RESET pin except 'swrst,' which is set true by RESET. The force group execute trigger (fget) and return to local (rtl) auxiliary commands have a clear/set mode of operation and a pulsed mode of operation. They behave as normal clear/set features, but if they are written with 'cs' = '0' when they have not been previously set, then they will pulse true. Using the 'fget' command in this manner will produce a pulse of approximately 1 $\mu$ s at the TR pin (with a 5 MHz clock). The 'rtl' command used in this way will cause a return to one of the local states (assuming local lockout is not in force) but the TMS9914A may reenter the remote state next time the listen address occurs (see Section 3.6). TABLE 2-3 - AUXILIARY COMMANDS | c/s | f4 | f3 | f2 | f1 | fO | MNEMONIC | FEATURES | |------|----|----|----|----|----|----------|-----------------------------| | 0/1 | 0 | 0 | 0 | 0 | 0 | swrst | Software reset | | 0/1 | 0 | 0 | 0 | 0 | 1 | dacr | Release DAC holdoff | | na | 0 | 0 | 0 | 1 | 0 | rhdf | Release RFD holdoff | | 0/1 | 0 | 0 | 0 | 1 | 1 | hdfa | Holdoff on all data | | 0/1 | 0 | 0 | 1 | 0 | 0 | hdfe | Holdoff on EOI only | | na | 0 | 0 | 1 | 0 | 1 | nbaf | New byte available false | | 0/1 | 0 | 0 | 1 | 1 | 0 | fget | Force group execute trigger | | 0/1 | 0 | 0 | 1 | 1 | 1 | rtl | Return to local | | na | 0 | 1 | 0 | 0 | 0 | feoi | Send EOI with next byte | | 0/1 | 0 | 1 | 0 | 0 | 1 | lon | Listen only | | 0/1 | 0 | 1 | 0 | 1 | 0 | ton | Talk only | | na | 0 | 1 | 0 | 1 | 1 | gts | Go to standby | | l na | 0 | 1 | 1 | 0 | 0 | tca | Take control asynchronously | | na | 0 | 1 | 1 | 0 | 1 | tcs | Take control synchronously | | 0/1 | 0 | 1 | 1 | 1 | 0 | rpp | Request parallel poll | | 0/1 | 0 | 1 | 1 | 1 | 1 | sic | Send interface clear | | 0/1 | 1 | 0 | 0 | 0 | 0 | sre | Send remote enable | | na | 1 | 0 | 0 | 0 | 1 | rqc | Request control | | na | 1 | 0 | 0 | 1 | 0 | rlc | Release control | | 0/1 | 1 | 0 | 0 | 1 | 1 | dai | Disable all interrupts | | na | 1 | 0 | 1 | 0 | 0 | pts | Pass through next secondary | | 0/1 | 1 | 0 | 1 | 0 | 1 | stdl | Short TI settling time | | 0/1 | 1 | 0 | 1 | 1 | 0 | shdw | Shadow handshake | | 0/1 | 1 | 0 | 1 | 1 | 1 | vstdl | Very short T1 delay | | 0/1 | 1 | 1 | 0 | 0 | 0 | rsv2 | Request Service Bit 2 | ## 2.1.6 Description of Auxiliary Commands Software Reset (swrst) 0/1xx00000 Setting this command causes the TMS9914A to be returned to a known idle state during which it will not take part in any activity on the GPIB. This auxiliary command is set by the power-on RESET and the chip should be configured while 'swrst' is set. Configuration should include writing the address of the device into the Address Register, writing mask values into the Interrupt Mask Registers and selecting the desired features in the Auxiliary Command Register and Address Register. After this, 'swrst' may be cleared at which point the device becomes logically existent on the GPIB. The Serial Poll Register and Parallel Poll Registers may also be written in this period but this is not necessary if there is no status to report as both of these are cleared by the power-on RESET pin. Table 2-4 lists the various states and other conditions forced by 'swrst'. **TABLE 2-4-SOFTWARE RESET CONDITIONS** | MNEMONIC | DESCRIPTION | |----------|------------------------------| | SIDS | Source idle state | | AIDS | Acceptor idle state | | TODS | Talker idle state | | TPIS | Talker primary idle state | | LIDS | Listener idle state | | LPIS | Listener primary idle state | | NPRS | Negative poll response state | | LOCS | Local state | | CIDS | Controller idle state | | SPIS | Serial poll idle state | | PPSS | Parallel poli standby state | | ADHS | DAC holdoff state | | AEHS | RFD holdoff on end state | | SHFS | Source holdoff state | | ENIS | END idle state | - NOTES: 1. See Section 3 for definition of above. - 2. All interrupt status bits are held in a 0 state, but interrupt mask bits are not affected. ## Release DAC Holdoff (dacr)0/1xx00001 The Data Accepted (DAC) holdoff allows time for the host microprocessor to respond to unrecognized commands, secondary addresses, and device trigger or device clear commands. The holdoff is released by the MPU when the required action has been taken. Normally the command is loaded with the clear/set bit at zero; however, when used with the address pass through feature CS is set to one if the secondary address was valid or to zero if invalid (see APT interrupt in Section 2.1.2). Release RFD Holdoff (rhdf)naxx00010 Any Ready For Data (RFD) holdoff caused by a 'hdfa' or 'hdfe' is released. Holdoff on All Data (hdfa) 0/1xx00011 A Ready For Data (RFD) holdoff is caused on every data byte until the command is loaded with CS set to zero. The handshake must be completed after each byte has been received by the MPU using the 'rhdf' command. Holdoff on End (hdfe)0/1xx00100 A RFD holdoff will occur when an end of data string message (EOI true with ATN false) is received over the interface. This holdoff must be released using 'rhdf'. Set New Byte Available False (nbaf)naxx00101 If a talker is interrupted before the byte just stored in the data out register is sent over the interface, this byte will normally be transmitted as soon as the ATN line returns to the false state. If, as a result of the interrupt, this byte is no longer required, its transmission may be suppressed using the 'nbaf' command. Force Group Execute Trigger (fget)0/1xx00110 The state of the TR output from the TMS9914A is affected when this command is executed. If the CS bit is zero, the line is pulsed high for approximately 5 clock cycles (1 $\mu s$ at 5 MHz). If CS is one, the TR line goes high until 'fget' is sent with CS equal to zero. No interrupts or handshakes are initiated. Return to Local (rtl)0/1xx00111 Provided the local lockout (LLO) has not been enabled, the remote/local status bit is reset, and an interrupt is generated (if enabled) to inform the host microprocessor that it should respond to the front panel controls. If the CS bit is set to one the 'rtl' command must be cleared (CS = 0) before the device is able to return to remote control. If CS is set to zero, the device may return to remote without first clearing 'rtl'. Force End or Identify (feoi) naxx01000 This command causes the EOI message to be sent with the next data byte. The EOI line is then reset. Listen Only (Ion) 0/1xx01001 The listener state is activated until the command is sent with CS set to 0 or until deactivated by a bus command. Talk Only (ton) 0/1xx01010 The talker state is activated until the command is sent with CS set to 0 or until deactivated by a bus command. #### NOTE 'ton' and 'lon' are included for use in systems without a controller. However, where the TMS9914A is being used as a controller, it utilizes the 'lon' and 'ton' functions to set itself up as a listener or talker, respectively. Care must therefore be taken to ensure these functions are reset if sending UNL or OTA. Go to Standby (gts)naxx01011 Issued by the controller in charge to set the ATN line false. Take Control Synchronously (tcs)naxx01101 Control is again taken by the controller in charge, and ATN is asserted. If the controller is not a true listener, the shadow handshake command must be used to monitor the handshake lines so that the TMS9914A is synchronous with the talker/ listeners and only sends ATN true at the end of byte transfer. This ensures that no data is lost or corrupted. Request Parallel Poll (rpp)0/1xx01110 This is executed by the controller in charge to send the parallel poll command over the interface (the TMS9914A must be in the Controller Active State so that the Attention line is asserted). The poll is completed by reading the Command Pass Through Register to obtain the status bits, then sending 'rpp' with the CS bit at zero. Take Control Asynchronously (tca)naxx01100 This command is used by the controller in charge to set the attention line true and to gain control of the interface. The command is executed immediately and data corruption or loss may occur if a talker/listener is in the process of transferring a data byte. Send Interface Clear (sic) 0/1 xx 01111 The IFC line is set true when this command is sent with CS set to one. This must only be sent by the system controller and should be reset (CS = 0) after the IEEE minimum time for IFC has elapsed (100 $\mu$ s). The system controller is put into the controller active state. Send Remote Enable (sre)0/1xx10000 Issued by the system controller to set the REN line true and send the remote enable message over the interface, REN is set false by sending 'sre' with CS at zero. Request Control (rqc)naxx10001 When the TCT command has been recognized via the unidentified command pass through, this command is sent by the MPU. The TMS9914A waits for the ATN line to go false and then enters the controller active state (CACS). Release Control (ric)naxx10010 This command is used after TCT has been sent and handshake completed to release the ATN line and pass control to another device. Disable All Interrupts (dai)0/1xx10011 The INT line is disabled, but the interrupt registers and any holdoffs selected are not affected. Pass Through Next Secondary (pts)naxx10100 This feature may be used to carry out a remote configuration of a parallel poll. The parallel poll configure command (PPC) is passed through the TMS9914A as an unrecognized addressed command and is identified by the MPU. The 'pts' command is loaded, and the next byte received by the TMS9914A is passed through via the Command Pass Through Register. This would be the parallel poll enable (PPE), which is read by the microprocessor. ## Set T1 Delay (std1)1xx10101 The T1 delay time can be set to 6 clock cycles (1.2 $\mu$ s at 5 MHz) if this command is sent with the CS bit at one. The TI delay time is 11 clock cycles (2.2 $\mu$ s at 5 MHz) following a power-on reset or if the command is sent with CS set to zero. ## Shadow Handshake (shdw)0/1xx10110 This feature enables the controller in charge to carry out the listener handshake without participating in a data transfer. The Data Accepted line (DAC) is pulled true a maximum of 3 clock cycles after Data Valid (DAV) is received, and Not Ready For Data (NRFD) is allowed to go false as soon as DAV is removed. The shadow handshake function allows the 'tcs' command to be synchronized with the Acceptor Not Ready State (ANRS) so that ATN can be re-asserted without causing the loss or corruption of data byte. The END interrupt can also be received and causes a RFD holdoff to be generated. ## Very Short T1 Delay (vstd1)0/1xx10111 If this feature is enabled, the GPIB settling time (T1) will be reduced to 3 clock cycles (600 ns at 5 MHz) on the second and subsequent data bytes when ATN is false. Otherwise, the GPIB settling time is determined by the std1 feature. ## Request Service Bit 2 (rsv2)0/1xx11000 The rsv2 bit performs the same function as the rsv1 bit (see Section 2.1.8) but provides a means of requesting service which is independent of the Serial Poll Register. This allows minor updates to be made to the Serial Poll Register without affecting the state of the request service. In addition, rsv2 is cleared when the serial poll status byte is sent to the controller during a serial poll. It is therefore used in situations where a service request is simply a request from an instrument for the controller to poll its status. As soon as this happens, rsv2 is cleared since the reason for requesting service has been satisfied. This eliminates the burden of clearing the bit from the host MPU but also guarantees that rsv2 is cleared before another serial poll can occur. If this were not so, there would be a possibility of a second status byte being sent with the RQS message true, which could result in confusion for the controller. (rsv2 is cleared on: SPAS.(APRS1 + APRS2).STRS). It should be noted that the vstd1 and rsv2 features were not present on the TMS9914. ## 2.1.7 Bus Status Register | ATN | DAV | NDAC | NRFD | EOI | SRQ | IFC | REN | |-----|-----|------|------|-----|-----|-----|-----| | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | The host MPU may examine the status of the GPIB management lines at the time of reading. The IFC bit of this register does not indicate a true value if the device is a system controller using the 'sic' auxiliary command. ## 2.1.8 Serial Poll Register | S8 | rsv1 | S6 | S5 | S4 | <b>S</b> 3 | S2 | S1 | | |------|------|------|------|------|------------|------|------|---------| | DIO8 | DI07 | DI06 | DI05 | DI04 | DI03 | D102 | DIO1 | GPIB | | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | MPU BUS | S8, S6-S0 Device status rsv1 Request service bit 1 Bits S8, S6-S1 of this register are sent out over the GPIB when the device is addressed during a serial poll. They are cleared by a hardware reset but not by 'swrst' and may therefore be set up during configuration of the chip. These bits are fully double buffered and if the register is written to while the device is addressed during a serial poll (serial poll active state, SPAS), the value written is saved, and these bits are updated when SPAS is terminated. The rsv1 bit provides an input to the service request function of the TMS9914A and is used to instruct this to request that the controller service the device. When rsv1 is set true, the SRQ line is pulled true on the GPIB, and the controller typically responds by setting up a serial poll to obtain the status of all instruments on the bus that may require service. When the TMS9914A is addressed to send its status byte, SRQ is set false, and the status byte is sent with the SRQ message true on DIO7. The rsv1 bit must then be cleared and set true again if service is to be requested a second time. The SPAS interrupt is set immediately following the status byte being sent. The rev1 bit is also cleared by the hardware reset pin but not by 'swrst'. It is not double-buffered but the service request function comprehends changes in the state of rsv1 while the device is in SPAS. The Serial Poll Register may therefore be written to any time. Section 3.5 contains more information on the service request function. Note that the rev1 bit of the TMS9914 was simply referred to as 'rsv' since this device did not have an rsv2 auxiliary command. ## 2.1.9 Command Pass Through Register | DI08 | DI07 | DIO6 | DI05 | DI04 | DI03 | DI02 | DI01 | GPIB | |------|------|------|------|------|------|------|------|---------| | DO | D1 | D2 | D3 | D4 | D5 | D6 | D7 | MPU BUS | This provides a means of directly inspecting the GPIB data lines (DIO(8-1)). It has no storage and should only be used when the data lines are known to be in a steady state such as will occur during a DAC holdoff or in CPWS during a parallel poll. It is used to read unrecognized commands and secondaries following a UNC interrupt or to read secondary addresses following an APT interrupt. In addition, an active controller uses this register to read the results of a parallel poll at least $2\mu s$ after setting the 'rpp' auxiliary command. ## 2.1.10 Parallel Poll Register | PP8 | PP7 | PP6 | PP5 | PP4 | PP3 | PP2 | PP1 | | |------|------|------|------|------|------|------|------|---------| | DI08 | DI07 | DIO6 | DI05 | DI04 | DI03 | DI02 | DI01 | GPIB | | DO | D1 | D2 | D3 | D4 | D5 | D6 | D7 | MPU BUS | When a controller initiates a parallel poll, the contents of this register are presented to the GPIB data lines. If all bits of the register are cleared, then none of the lines DIO(8-1) will be pulled low during a parallel poll which corresponds to the Parallel Poll Idle State (PPIS) of IEEE-488. If it is desired to participate in a parallel poll, then the bit corresponding to the desired parallel poll response is set to a 1. The Parallel Poll Register is fully double buffered. If it is written to during a parallel poll, the new value is held until the parallel poll ends, at which point the register is updated. This permits the host MPU to update the parallel poll response completely asynchronously to the GPIB. If this register is cleared by the hardware RESET pin but not by 'swrst,' it may be loaded while the chip is being configured with 'swrst' set. ## 2.1.11 Data In Register | - | DI08 | DI07 | DI06 | DI05 | DI04 | DI03 | DI02 | DI01 | GPIB | |---|------|------|------|------|------|------|------|------|---------| | | DO | D1 | D2 | DЗ | D4 | D5 | D6 | D7 | MPU BUS | This register is used to hold data received by the TMS9914A when it is a listener. It is loaded during Accept Data State (ACDS1) and, following this, an RFD holdoff will occur. This will normally be released when the byte is read by the host MPU, but if the Holdoff On All Data (hdfa) feature is selected, this holdoff must be released by the 'rhdf' auxiliary command. If the Holdoff On End (hdfe) feature is selected, the RFD holdoff will be released by reading the Data In Register. But if the EOI line is true when the byte is received, reading the data byte will not release the holdoff and rhdf must be used. As the Data In Register is loaded, the BI interrupt is set. The END interrupt is set simultaneously if the byte is accompanied by a true EOI line. ## 2.1.12 Data Out Register The Data Out register is used by a controller or talker for sending interface messages and device dependent messages. When the TMS9914A enters the Talker Active State (TACS) or the Controller Active State (CACS), the contents of the Data Out Register are presented to the GPIB data lines (DIO(8-1)), and the byte is sent over the bus under the control of the Source Handshake. Each time a byte is written, the source handshake is enabled, and the byte is sent. If the handshake is interrupted before the byte can be sent, then it will be sent next time the Source Handshake becomes active unless a new byte available false (nbaf) auxiliary command is written. This has the effect of clearing an unsent byte from the Data Out Register, and although the register itself is not cleared, the TMS9914A behaves as if it had not been loaded. Each time the source handshake becomes active and there is no unsent byte in the Data Out Register, a BO interrupt will occur informing the host MPU that the Data Out Register is available for use. The Data In Register and Data Out Register operate independently. The Data Out Register is not double buffered, and its contents are output directly to the data lines of the GPIB. ## 2.2 DIRECT MEMORY ACCESS The TMS9914A can operate in DMA using the ACCRQ (DMA request) and ACCGR (DMA grant) DMA handshake lines. The operation is automatic within the TMS9914A and needs no 'mpu' configuration. The ACCRQ signal is set by (BO.CACS + BI) and can therefore not be used by a controller while ATN is asserted. It is reset by 'swrst' readin data in register, writing to the data out register and ACCGR. It is not cleared by reading interrupt status register 0. If using DMA, the internal CE and addressing is disabled by the $\overline{ACCGR}$ signal going low and $\overline{ACCGR}$ will automatically address either the data in register (DBIN = 0) or the data out register (DBIN = 1). ## NOTE The sense of DBIN is inverted for DMA operation. At the end of a DMA read from memory sequence, the ACCRQ will be left low (also BO bit set). It may be necessary for the 'mpu' to clear this in some circumstances, e.g., starting DMA write to memory sequence. In DMA it is recommended that the MA interrupt be unmasked to prevent errors due to interrupted data streams. If DMA is not being utilized, the ACCGR signal must be held high. In this case, the ACCRQ signal can be used as a separate interrupt line for BO and BI. This allows faster 'mpu' transfers to take place as it is not necessary to read the interrupt register to find the cause of the interrupt. Figure 2-2 shows a typical DMA configuration. ## 2.3 TERMINAL ASSIGNMENTS AND FUNCTIONS The IEEE-488 standard uses the negative logic convention for the GPIB lines. The FALSE state (0) is represented by a high voltage (> 2.0 V); the TRUE state (1) is represented by a low voltage (> 0.8 V). The GPIB terminations of the TMS9914A are in agreement with this convention. For example, if Data Valid is true (1), the DAV line is pulled low by the device. These terminations are connected to the bus via noninverting buffers to obtain the correct signal polarity. Note that the terminations on the microprocessor side of the device are in positive logic (true state (1) = high voltage: false state (0) = low voltage). This is in agreement with the logic convention used by most microprocessors. Thus if: | DO(MSB) | | | | | | | D7(LSB) | | |---------|---|---|---|---|---|---|---------|--| | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | | is written into the data out register, it will appear as: | DIO8(MSE | 3) | | | | | | DIO1(LSB | į | |----------|-----|-----|------|-----|------|------|----------|---| | HIGH | LOW | LOW | HIGH | LOW | HIGH | HIGH | LOW | l | on the IEEE-488 D10 lines. FIGURE 2-2 - DMA CONFIGURATION ## **TERMINAL ASSIGNMENTS AND FUNCTIONS** | SIGNATURE | PIN<br>N/FN | I/O<br>(TYPE) | DESCRI | PTION | |-----------|-------------|----------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | DIO8 | 31/34 | I/O(p(p) | DIO8 through DIO1 are the data input/output lines | on the GPIR | | DI07 | 32/35 | I/O(p/p) | side. These pins connect to the IEEE-488 bus via | N PACKAGE | | DIO6 | 33/36 | I/O(p/p) | transceivers. | (TOP VIEW) | | DI05 | 34/37 | I/O(p/p) | | ACCRO 11 U40 VCC | | DIO4 | 35/38 | I/O(p/p) | | ACCRQ 1 U40 VCC<br>ACCGR 1 39 TR | | DIO3 | 36/39 | I/O(p/p) | | CE 3 38 DIO1 | | DIO2 | 37/41 | I/O(p/p) | | WE 4 37 DIO2 | | DIO1 | 38/42 | I/O(p/p) | | DBIN 75 367 DIO3 | | DAV | 26/29 | I/O(p/p) | DATA VALID: handshake line controlled by source to | | | | | | tors when valid data is present to the bus. | RS1 07 34 DIO5 | | NDAC | 24/26 | I/O(p/p) | NOT DATA ACCEPTED: handshake line. Acceptor s | | | | | | (high) when it has latched the data from the I/O I | | | NRFD | 25/27 | I/O(p/p) | NOT READY FOR DATA: handshake line. Sent by | | | | | | indicate readiness for the next byte. | D6 ☐11 30☐ CONT | | ATN | 28/31 | I/O(p/p) | ATTENTION: sent by controller in charge. When | n true (low), D5 12 29 SRQ | | | | | interface commands are being sent over the DIO line | | | | | | (high), these lines carry data. | D3 14 27 EOI | | REN | 22/24 | I/O(o/d) | REMOTE ENABLE: sent by system controller to s | | | | | | either from the front panel or from the IEEE bus. | D1 716 25 NRFD | | IFC | 23/25 | I/O(o/d) | INTERFACE CLEAR: sent by the system controlled | er to set the DO 17 24 NDAC | | | | | interface system into a known quiescent state. | The system 0 18 23 IFC | | | | İ | controller becomes the controller in charge. | RESET 19 22 REN | | SRQ | 29/32 | I/O(p/p) | SERVICE REQUEST: set true (low) by a device to | indicate a VSS 20 21 TE | | _ | | | need for service. | | | EOI | 27/30 | I/O(p/p) | END OR IDENTIFY: if ATN is false (high), this indi | | | | | | end of a message block. If ATN is true (low), the | | | CONT | 30/33 | O(p/p) | Indicates if a device is controller in charge. It is us | sed to control direction of SRQ and ATN in pass | | Te | 24/00 | Q, , , | control systems. Logically, it is (CIDS+CADS). | | | TE | 21/23 | O(p/p) | TALK ENABLE: controls the direction of the tra | | | DO | 17/19 | 1101-1-1 | (CACS+TACS+EIO ATN (CIDS+CADS). SWRST | | | D0<br>D1 | 16/17 | I/O(p/p) | Data transfer lines on the MPU side of the device | • | | D2 | 15/16 | I/O(p/p)<br>I/O(p/p) | | FN PACKAGE | | D3 | 14/15 | I/O(p/p) | | (TOP VIEW) | | D4 | 13/14 | I/O(p/p) | | | | D5 | 12/13 | I/O(p/p) | | E C | | D6 | 11/12 | I/O(p/p) | | DBIN<br>WE<br>ACCE<br>NC<br>VCC<br>VCC<br>DIO1<br>DIO2 | | D7 | 10/11 | I/O(p/p) | | | | RSO | 6/7 | 1 0 (1.1) | REGISTER SELECT LINES: determine | 6 5 4 3 2 1 44 43 42 41 40 | | RS1 | 7/8 | ı | which register is addressed by the MPU RSO | 7 39 DIO3 | | RS2 | 8/9 | l l | during a read or write operation | | | CE | 3/4 | 1 | CHID ENABLE: OF law allows assess of RSZ | | | | | | | 10 36 Di06<br>11 35 Di07 | | | | | | 12 34 DIO8 | | | | | ACCGR is low. | □ 13 33 □ CONT | | WE | 4/5 | T | While ENABLE: When active (low). | 32 SRQ | | | | | indicates to the TMS99144 that data is | 15 31 ATN 30 EOI | | | | | baing serittan to one of its sociators | 16 30 EOI 29 DAV | | DBIN | 5/6 | ı | DATA BUS IN: an active (high) state | 18 19 20 21 22 23 24 25 26 27 28 | | | | | indicates to the TMS9914A that a read | $\ddot{\Pi}$ $\ddot{\Pi}$ $\ddot{\Pi}$ $\ddot{\Pi}$ $\ddot{\Pi}$ $\ddot{\Pi}$ $\ddot{\Pi}$ $\ddot{\Pi}$ $\ddot{\Pi}$ | | _ | | | is about to be carried out by the MPU. | NC DO | | INT | 9/10 | O(o/d) | INTERRUPT: sent to the MPU to cause a | | | | | (no pullup) | branch to a service routine. | | ## **TERMINAL ASSIGNMENTS AND FUNCTIONS (continued)** | SIGNATURE | PIN<br>N/FN | I/O<br>(TYPE) | DESCRIPTION | |-----------|-------------|---------------|--------------------------------------------------------------------------------------------| | ACCRO | 1/2 | O(p/p) | ACCESS REQUEST: this pin becomes active (low) to request a direct memory access. | | ACCGR | 2/3 | l | ACCESS GRANTED: when received from the direct memory access control logic this enables the | | | | | byte onto the data bus. ACCGR must be high when not participating in DMA transfer. | | RESET* | 19/21 | ı | INITIALIZES the TMS9914A at power-on. | | TR | 39/43 | O(p/p) | TRIGGER: activated when the GET command is received over the interface or the fget command | | | | | is given by the MPU. | | ō | 18/20 | 1 | CLOCK input: 500 kHz to 5 MHz. Need not be synchronous to system clock. | | VSS | 20/22 | | Ground reference voltage. | | Vcc | 40/44 | | Supply voltage (+5 V nominal). | (p/p) = push/pull output. (o/d) = open drain output with no internal pull up. - \* The hardware RESET pin has the following effect on the TMS9914A: - Serial and Parallel Poll registers cleared - All clear/set auxiliary commands cleared except 'swrst' - 'swrst' auxiliary command set. This holds the TMS9914A in known states, as described in Section 2.1.6. ## 2.4 TRANSCEIVER CONNECTIONS There are three linear transceivers designed to work with the TMS9914A: the SN75160, SN75161, and SN75162. Data sheets for these are included as Appendix C. Figure 2-3 shows the possible transceiver connections. Note that there is a corresponding pinout between the TMS9914A and the transceivers. This allows the whole GPIB interface to be laid out in a very small area of printed circuit board. The SN75160 is a 20 pin device used to buffer the IEEE-488 data lines (DIO(8-1)) in all applications. The direction of the buffers is controlled by the Talk Enable (TE) output of TMS9914A. This active high signal becomes true whenever there is an interface function of the TMS9914A not sending the NUL message on DIO(8-1), that is, when the device is in TACS, CACS, SPAS, or PPAS. The Pull-Up Enable (PE) input of the SN75160 is an active high input which selects whether the 'DIO(8-1)' lines are driven by open collector or push/pull buffers. A push/pull buffer is required if faster data rates are required and the 'stdl' and/or the 'vstdl' features are used. Open collectors must be used if parallel polling is being used in a particular GPIB environment. If only one of these features is desired the PE input may be hardwired otherwise it must be derived from ATN and EOI, as shown in Figure 2-3. The SN75161 is a 20-pin device used to buffer the IEEE-488 management lines. It may be used for a talker/listener device or for a controller which does not pass control. The direction of the handshake line buffers NRFD, NDAC, DAV are again controlled by the TE signal. However, the SRQ, ATN, REN, and IFC buffers are controlled by the DC input of the SN75161, which connects to the Controller Active (CONT) output of the TMS9914A. CONT becomes low whenever the TMS9914A is an active controller, that is, when it is not in CIDS or CADS. The SN75161 also includes the logic necessary to control the direction of the EOI buffer. This is dependent on the TE signal when ATN is false (high) and the DC signal when ATN is true (low). The SN75162 is a 22-pin device which may be used to buffer the IEEE-488 management lines in all applications including devices which pass control. The SN75162 has a separate pin to control the direction of the REN and IFC buffers, but is otherwise identical to the SN75161 in all other respects. This input is the System Controller input (SC) which may be hardwired or switchable to determine whether or not the instrument in question is a system controller or not. Note that a device which has its buffers configured as a non-system controller should never use the 'sic' and 'sre' auxiliary commands for reasons explained in Section 3.8.3. FIGURE 2-3 - TRANSCEIVER CONNECTIONS ## 3. STATE DIAGRAM IMPLEMENTATION This section presents the state diagrams for the TMS9914A. Where equivalent, the names of TMS9914A states are the same as those of IEEE-488. In some cases, IEEE-488 states have been divided, for example, ACDS of the IEEE-488 has been split into ACDS1 and ACDS2. The convention of lower case characters for local messages and upper case for remote messages and interface states is retained. State diagrams with remote message outputs are supplemented with tables. T is used to represent a true output and F a false output. Parentheses denote a passive output; otherwise, it is active. The outputs shown are the values presented to the bus and assume the use of the SN75160 and SN75161 or SN75162 transceivers or their logical equivalents. The symbol (NUL) associated with DIO(1-8) indicates that each of these lines is sent passive false by the function in question. #### NOTE An arrow into a state with no state as its origin represents a transition from every other state on the diagram. Note, however, that this does not imply that all exit conditions from the destination state are overridden. If such an entry condition is true and, simultaneously, an exit condition is true then this represents an illegal situation and should be avoided. Such situations will not occur in normal operation of the device. No maximum timings are discussed. The TMS9914A with its recommended transceivers meets all IEEE-488 maximum timing requirements as may be determined from Section 4.4 and Appendix C. If the TMS9914A is used with other transceivers, then it must be ensured that these requirements are still met. ## 3.1 AUXILIARY COMMANDS There are two basic types of commands implemented in the auxiliary command register: immediate execute and clear/set. The clear/set commands are used to enable and disable the various features of the TMS9914A. The particular feature is selected by the code on f0-f4 (see Section 2.1.6) and it is set or cleared according to the value on the cs bit. For the purposes of the state diagrams, the mnemonic of a clear/set command simply represents its current state. The immediate execute auxiliary commands remain active for the duration of a strobe signal after the auxiliary command register has been written to. This is represented in the form of a state diagram in Figure 3-1. Note that writes to the auxiliary command register must be spaced by at least five clock cycles. For the purposes of the remaining state diagrams, the immediate execute commands are represented as the mnemonic gated by the auxiliary command strobe state (AXSS). The clear/set bit of the auxiliary command register is used by several of the immediate execute commands, for example, 'dacr' uses it to differentiate between valid and not valid secondary addresses when releasing a DAC holdoff on a secondary address. The 'lon' and 'ton' auxiliary commands are also considered immediate execute, as described in Section 3.4. The 'fget' and 'rtl' auxiliary commands are both immediate execute and clear/set. They may be cleared or set in the normal way, but if they are cleared when they are already in the false state, they will pulse true for the duration of AXSS. In the following state diagrams, however, these are simply included in their clear/set form. FIGURE 3-1 - TMS9914A AUXILIARY COMMAND STATE DIAGRAM TABLE 3-1 - AUXILIARY COMMAND STATE DIAGRAM MNEMONICS | | | MESSAGES | | STATES | | | | |--------------------|---|-------------------------------------|------|--------|---------------------------------------|--|--| | waux | = | write to auxiliary command register | AXIS | = | auxiliary command register idle state | | | | t <sub>c</sub> (0) | = | clock cycle time | AXWS | = | auxiliary command write state | | | | | | | AXSS | = | auxiliary command strobe state | | | ## 3.2 ACCEPTOR HANDSHAKE The TMS9914A acceptor handshake is shown in Figure 3-2. The main variation from IEEE-488 to note is that the device remains in AIDS while the controller function is in CACS. The TMS9914A, therefore, does not monitor the commands which it sends over the bus and this places some restrictions on the user which are outlined in Section 3.8. The accept data state of IEEE-488 (ACDS) is divided into two states. The first, (ACDS1) is used to strobe data into the Data In Register or to sequence the decoding of commands from the bus. All interrupts generated by the acceptor handshake (GET, MA, MAC, DCAS, APT, UCG, BI, and END) are generated by this state. The second (ACDS2) is used as a holding state where the device will remain in the event of a DAC holdoff. As discussed in Section 2.1.2, certain of the commands will cause interrupts in ACDS1 and, if the interrupts are unmasked, a DAC holdoff will occur. The interrupts concerned are GET, MA, DCAS, UCG, and APT. This is represented in the state diagram by the signal SAHF which becomes true when one of the above interrupts is set if it is unmasked. It persists for the duration of ACDS1. This event is stored by causing the ADHS to become active which inhibits the transition from ACDS2 to AWNS. ADHS is cleared by 'dacr'. Table 3-15 shows the response of the TMS9914A to the various bus commands. If a GET command is received in ACDS1, then the TR pin will be set high. This high condition persists throughout ACDS1 and ACDS2, which means that if a DAC holdoff occurs, the TR pin will remain high until the holdoff is released by a 'dacr' auxiliary command. Two additional state diagrams are included to record the type of data received in ACDS1 when ATN is false. ANHS indicates that a data byte has been received and that an RFD holdoff should be caused before the next data byte is accepted. The holdoff may be released by reading the Data In Register unless the 'hdfa' feature is enabled in which case 'rhdf' must be used. AEHS shows that the last data byte was accepted with the EOI message true and the 'hdfe' feature set. This will cause an RFD holdoff which can only be released by 'rhdf'. FIGURE 3-2 - TMS9914A ACCEPTOR HANDSHAKE STATE DIAGRAM TABLE 3-2 - ACCEPTOR HANDSHAKE MNEMONICS | | | MESSAGES | , | | STATES | |--------------------|---|-----------------------------------------------|-------|---|--------------------------------------------------| | swrst | = | software reset | AIDS | = | acceptor idle state | | dacr | = | DAC release | ANRS | = | acceptor not ready state | | rhdf | = | release RFD holdoff | ACRS | = | acceptor ready state | | shdw | = | shadow handshake | ACDS1 | = | accept data state 1 | | rdin | = | read data in register | ACDS2 | = | accept data state 2 | | hdfe | = | enable RFD holdoff after END messages receiv- | | | · | | | | ed | AWNS | = | acceptor wait for new cycle state | | hdfa | = | enable RFD holdoff on all data | ADHS | = | accept data holdpff state | | ATN | = | attention | ANHS | = | acceptor not ready holdoff state | | DAV | = | data valid | AEHS | = | acceptor not ready holdoff after 'END' | | EOI | = | end or identify state | CWAS | = | controller wait for ANRS state | | | | | | | (controller function) | | RFD | = | ready for data | AXSS | = | auxiliary command strobe state (auxiliary com- | | | | | | | mand register) | | DAC | = | data accepted | LADS | = | listener addressed state (listener function) | | SAHF | = | set accept data holdoff state | LACS | = | listener active state (listener function) | | t <sub>c</sub> (0) | = | clock cycle time | CIDS | = | controller idle state (controller function) | | | | | CADS | = | controller addressed state (controller function) | TABLE 3-3 - ACCEPTOR HANDSHAKE MESSAGE OUTPUTS | CTATE | REMOTE M | IESSAGES SENT | | | |-------|----------|---------------|------------|-------------------------------------------------------------| | STATE | RFD | DAC | | OTHER ACTIONS | | AIDS | (T) | (T) | | | | ANRS | F | F | | | | ACRS | (T) | F | | | | ACDS1 | F | F | ATN False: | - data entered into Data In Register | | | | | | <ul> <li>BI interrupt generated</li> </ul> | | | | | | <ul> <li>end interrupt generated if EOI is true.</li> </ul> | | | | | ATN true: | - commands decoded | | | Ì | | | - command related interrupts set | | | | | | - sahf set if command | | | | | | requires a DAC holdoff | | | | | | -TR pin set true if GET | | | | | | message is received | | | | | | -'pts' feature cleared | | | | | | after UNC interrupt set | | ACDS2 | F | F | TR | pin set true if GET command was | | | | | | received in ACDS1 | | AWNS | F | (T) | | | ## 3.3 SOURCE HANDSHAKE The TMS9914A source handshake state diagram is shown in Figure 3-3. IEEE-488 states SIWS and SWNS have been removed. These record the false then true transition of 'nba' (new byte available) as the old data byte is removed and a new data byte is made ready. Instead the TMS9914A uses a separate state (SHFS) to record the availability of a data byte in the Data Out Register. This state is exited when a byte is written to the Data Out Register which enables the transition from SGNS to SDYS and the subsequent transmission of the byte. The SHFS is reentered as the byte is sent in STRS, but if the handshake is interrupted before this, then the fact that the byte has not been sent is recorded until the source handshake again becomes active. If, however, the byte in the data out register is to be disregarded, then 'nbaf' may be used to return the device to SHFS. The status byte in the Serial Poll Register is continually available. The transition from SGNS to SDYS is not dependent on SHFS during a serial poll, that is, while SPAS is active. By separately recording the availability of a byte in the Data Out Register, a talker sending data may be interrupted for a serial poll without risk of a byte being lost. The additional state SERS is included to detect an error condition on the bus. This will be entered when the source handshake tries to send a byte but finds both the NRFD and NDAC lines false at the same time. This condition will normally indicate for a controller that there are no devices powered up on the bus, or for a talker that there are no devices addressed to listen on the bus. The state VSTS will be entered after the first data byte of a talker has been sent if the 'vstdl' feature is enabled. This enables a very short bus settling time $(4t_{C(0)})$ for all subsequent bytes until ATN next becomes true. The TMS9914A will not use the short bus settling time when it is an active controller. ## NOTE The TMS9914 did not implement the 'VSTS'. The bus settling time was therefore either $8t_{C(0)}$ or $12t_{C(0)}$ for 'stdl' set and not set respectively. FIGURE 3-3 – TMS9914A SOURCE HANDSHAKE STATE DIAGRAM TABLE 3-4 - SOURCE HANDSHAKE MNEMONICS | | | MESSAGES | | | STATES | |-------------------|---|-------------------------------------|------|---|-----------------------------------------------| | swrst | = | software reset | SIDS | = | source idle state | | nbaf | = | new byte available false | SGNS | = | source generate state | | wdot | = | write to the data out register | SDYS | = | source delay state | | stdl | = | enable short bus settling time | SERS | = | source error state | | vstdl | - | enable very short bus settling time | STRS | = | source transfer state | | ATN | = | attention | SHFS | = | source holdoff state | | RFD | = | ready for data | VSTS | = | very short bus settling time state | | DAC | _ | data accepted | TACS | = | talker active state (talker function) | | <sup>t</sup> c(0) | = | clock cycle time | CACS | = | controller active state (controller function) | | 0,07 | | • | SPAS | = | serial poll active state (talker function) | | | | | AXSS | = | auxiliary command strobe state | | | | | | | (auxiliary command register) | TABLE 3-5 - SOURCE HANDSHAKE MESSAGE OUTPUTS | STATE | REMOTE MESSAGES SENT<br>DAV | OTHER ACTIONS | |-------|-----------------------------|----------------------------| | SIDS | (F) | BO interrupt and ACCRQ set | | SGNS | F | true if SHFS is false and | | | | SPAS is not true | | SDYS | F | | | SERS | F | ERR interrupt set true | | STRS | Т | | ## 3.4 TALKER AND LISTENER FUNCTIONS Figures 3-4 and 3-5 show the TMS9914A listener and talker state diagrams, which serve the purpose of the listener and talker or extended listener and extended talker functions of IEEE-488, depending on the state of the APT interrupt mask bit. The TMS9914A does not recognize secondary addresses on-chip and these must be passed through to the host MPU for verification. Secondary addressing is enabled by unmasking the APT interrupt. A secondary address will cause this interrupt if the last primary command received was a primary address of the device, that is, it is in TPAS or LPAS. A DAC holdoff will also occur. The host MPU must respond to the interrupt by reading the secondary from the Command Pass Through Register and identifying it as being valid or not valid. The holdoff may then be released with a 'dacr' auxiliary command, the sense of the 'cs' bit being used to indicate a valid (cs = 1) or not valid (cs = 0) secondary. If a valid secondary address is indicated then the TMS9914A will enter TADS or LADS depending on whether it is in TPAS or LPAS. The 'lon' and 'ton' auxiliary commands together with the clear/set bit (cs) have a direct influence on the appropriate state diagrams. Therefore, although they appear as ordinary clear/set auxiliary commands, they can be effectively cleared by other bus events. For example, if a TMS9914A addresses itself as a listener via the 'lon' command it may be returned to LIDS by an UNL command from the bus at a later time. The 'lon' and 'ton' auxiliary commands are used to implement two features of IEEE-488. First, talk only and listen only are used in situations where there is no active controller on the bus. Note that the 'lon' and 'ton' commands are linked with these features to indicate to the user that these commands are not enabled by CAS as are 'ltn' and 'lun' of IEEE-488. Second, the 'lon' and 'ton' auxiliary commands are used by an active controller to address itself. IEEE-488 provides for a controller to address itself to listen via the 'ltn' and 'lun' message but there is no corresponding message for the talker. Hence, when a controller addresses itself to talk via 'ton,' it must send its talk address over the bus and similarly, if it sends another talk address over the bus then it must un-address itself by writing 'ton' false. When the TMS9914A enters SPAS, the contents of the serial poll register are sampled and presented on DIO(8-1). These will remain unchanged until SPAS is exited. The source handshake will, however, send this status byte as many times as the controller will accept it. The internal IFC signal of the TMS9914A (IFCIN) is suppressed when the device itself is sending IFC in order to simplify implementation of the controller function (see Section 3.8.3). Therefore, the send interface clear (sic) auxiliary command is included with IFCIN to return the talker and listener functions to their idle states and allow a system controller to clear its own interface. A separate state diagram is included to control the sending of the END message of IEEE-488. If the 'feoi' auxiliary command is written followed by loading a byte into the Data Out Register, the TMS9914A will enter ERAS, and the EOI line will be asserted as 'DIO(8-1)' begin to change. The function will enter ENAS as soon as the source handshake begins to send this byte, and EOI will be released when the Data Out Register is next loaded. If it is desired to send EOI true with the next byte as well, then 'feoi' may be written before the Data Out Register returns the device to ERAS. FIGURE 3-4 - TMS9914A LISTENER STATE DIAGRAM FIGURE 3-5 - TMS9914A TALKER STATE DIAGRAM FIGURE 3-5 - TMS9914A TALKER STATE DIAGRAM (Continued) TABLE 3-6 - TALKER AND LISTENER MNEMONICS | | | MESSAGES | | | STATES | |-------|---|-------------------------------------------------|-------|----|--------------------------------------------------| | swrst | = | software reset | LIDS | = | listener idle state | | dal | = | disable listener | LADS | = | listener addressed state | | dat | = | disable talker | LACS | = | listener active state | | sic | = | send interface clear | LPIS | = | listener primary idle state | | lon | = | listen only | LPAS | = | listener primary addressed state | | ton | = | talk only | TIDS | = | talker idle state | | cs | = | clear/set bit of the auxiliary command register | TADS | = | talker addressed state | | dacr | = | release 'DAC' holdoff | TACS | = | talker active state | | aptmk | = | address pass through interrupt mask | SPAS | = | serial poll active state | | nbaf | = | new byte available false | SPIS | == | serial poll idle state | | feoi | = | force 'EOI' | SPMS | = | serial poll mode state | | wdot | = | write to the Data Out Register | TPIS | = | talker primary idle state | | ATN | = | attention | TPAS | = | talker primary addressed state | | IFCIN | = | internal interface clear message (a debounced | | | | | | | signal, suppressed by 'sic') | ENIS | = | end idle state | | EOI | = | end or identify | ENRS | = | end ready state | | PCG | = | primary command group | ERAS | = | end ready and active state | | MLA | = | my listen address | ENAS | = | end active state | | MTA | = | my talk address | SDYS | = | source delay state (source handshake) | | OTA | = | other talk address | CIDS | = | controller idle state (controller function) | | SPE | = | serial poll enable | CADS | = | controller addressed state (controller function) | | SPD | = | serial poll disable | ACDS1 | = | accept data state 1 (acceptor handshake) | | UNL | = | unlisten | AXSS | = | auxiliary command strobe state (auxiliary com- | | | | | | | mand register) | | PCG | = | primary command group | | | | **TABLE 3-7 - TALKER FUNCTION MESSAGE OUTPUTS** | | QUALIFIER | REMOTE MES | SAGES SENT | OTHER ACTIONS<br>DIO(8-1) | |-------|-------------|------------|------------|---------------------------| | STATE | | SRQ | EOI | | | TIDS | | (F) | (F) | (NUL) | | TADS | | (F) | (F) | (NUL) | | TACS | ENIS.ENRS | (F) | F | DATA OUT REG | | TACS | ENAS.ERAS | (F) | Т | DATA OUT REG | | SPAS | NPRS.SRQS | F | F | SERIAL POLL REG | | SPAS | APRS1.APRS2 | Т | F | SERIAL POLL REG | ## 3.5 SERVICE REQUEST FUNCTION Figure 3-6 shows the state diagram for the TMS9914A service request function. The device has two means of implementing the request service (rsv) local message of IEEE-488: the first, 'rsv1', is bit 7 of the Serial Poll Register; the second is the auxiliary command 'rsv2'. These are simply ORed together to provide an input to the service request function, and, in any particular application, only one would normally be used, the other being left in its hardware reset state. The affirmative poll response state (APRS) of IEEE-488 is split into two states on the TMS9914A for the following reason: Consider the case where a device has requested service, has been serial polled, and then wishes to request service again. The host MPU must clear the 'rsv' message and then set it true again. Now suppose this temporary false condition happens within one occurrence of SPAS. If the service request function has been implemented exactly as per IEEE-488, it will not be recognized, and SRQ will not be asserted a second time. Therefore, 'rsv' may only be cleared when the device is known not to be in SPAS, which can only happen if it is cleared as a consequence of some pre-arranged action of the controller. This action would normally be a part of the service routine executed by the controller as a response to the request for service. For example, if service was requested by an instrument which had some data to send for processing or to a printing device then 'rsv' could be cleared when it is addressed to talk and send its data over the bus. For many applications, the fact that the device has been serial polled after requesting service is considered sufficient response from the controller. The 'rsv' local message therefore simply becomes a request for the controller to read its serial poll status byte. It is then desirable to be able to clear and reassert 'rsv' at any time after the serial poll status byte has been polled and the SPAS interrupt set. The TMS991,4A is able to record a false transition of 'rsv1' or 'rsv2' by moving from APRS1 to APRS2 even if the device is in SPAS. This makes the above approach to serial polling possible. To further support this approach, the 'rsv2' auxiliary command is automatically cleared when the serial poll status byte is polled, ensuring that "rsv2' is cleared before a second serial poll can occur. If this were not the case, then the same status byte might be polled twice by the controller with the RQS bit true, which may indicate that two reasons for requiring service have arisen. FIGURE 3-6 - SERVICE REQUEST STATE DIAGRAM #### NOTE The TMS9914 service request function was implemented exactly as per IEEE-488. Also, it had only one 'rsv' bit which was equivalent of the TMS9914A's 'rsv1. The TMS9914A will only send one serial poll status byte during each active period of SPAS., However, it will send this status byte as many times as the controller is prepared to accept it. Therefore, the controller should only read the status byte once per serial poll; otherwise, each time a status byte is sent with the RQS message true, the SPAS interrupt will be generated and 'rsv2' will be cleared. **TABLE 3-8 - SERVICE REQUEST MNEMONICS** | | | MESSAGES | | | STATES | |-------|---|---------------------------------------------------|-------|---|--------------------------------------------| | swrst | = | software reset | NPRS | = | negative poll response state | | srv1 | = | request service 1 (bit 7 of serial poll register) | SRQS | = | service request state | | rsv2 | = | request service 2 (auxiliary command register) | APRS1 | = | affirmative poll state 1 | | | | | APRS2 | = | affirmative poll state 2 | | | | | SPAS | = | serial poll active state (talker function) | **TABLE 3-9 - SERVICE REQUEST MESSAGE OUTPUTS** | STATE | REMOTE MESSAGES SENT<br>SRQ | OTHER ACTIONS | |-------|-----------------------------|-----------------------------------------------------------------------| | NPRS | (F) | | | SRQS | Т | | | APRS1 | (F) | - rsv2 cleared if in SPAS and STRS | | | | <ul> <li>SPAS interrupt set if in SPAS when STRS is exited</li> </ul> | | APRS2 | (F) | - same as APRS1 | ## 3.6 REMOTE/LOCAL FUNCTION The TMS9914A remote local state diagram is shown in Figure 3-7. It differs little from that of IEEE-488. The complete listener function (LAF) is used to effect the transition from LOCS to REMS or from LWLS to RWLS. This means that if the APT interrupt is masked, the device will enter one of the remote states in response to its listen address, but if secondary addressing is enabled, then this will not happen until 'dacr' is written with 'cs' true in response to a valid secondary address. In addition, the transition to one of the remote states will occur if 'lon' is used to address the device to listen. LAF: See Figure 3-4 FIGURE 3-7 - TMS9914A REMOTE LOCAL STATE DIAGRAM TABLE 3-10 - REMOTE/LOCAL MNEMONICS | | | MESSAGES | STATES | | | | |-------|---|--------------------------------------------|--------|----|----------------------------------------------|--| | swrst | = | software reset | LOCS | = | local state | | | rtl | = | return to local | REMS | = | remote state | | | RENIN | = | internal remote enable message (debounced) | RWLS | = | remote with lockout state | | | GTL | = | go to local | LWLS | = | local with lockout state | | | LLO | = | local lockout | LADS | == | listener addressed state (listener function) | | | | | | ACDS1 | = | accept data state 1 (acceptor handshake) | | #### 3.7 PARALLEL POLL FUNCTION The parallel poll function of the TMS9914A only nominally supports logically-configured parallel poll. With a suitable software package, remotely-configured parallel poll may also be easily implemented. The state diagram is shown in Figure 3-8. When the EOI and ATN lines become true simultaneously (the Identify message), the contents of the Parallel Poll Register are output to DIO(8-1). If parallel poll is to be used in a particular bus environment, then the Pull-Up Enable (PE) input of the SN75160 must be held low so that the DIO(8-1) are driven by open collector buffers. Parallel Poll, occurring when the Parallel Poll Register is in the hardware reset condition of all zeros, will result in none of DIO(8-1) being pulled low. This corresponds to the parallel poll idle state (PPIS). If it is desired to participate in a parallel poll, then the bit corresponding to the desired parallel poll response is set true. This implements the parallel poll standby state (PPSS), and, when the Identify message becomes true, the appropriate line of DIO(8-1) is pulled low. This is equivalent to the parallel poll active state (PPAS). Only one bit of the parallel Poll Register should be set true at once. #### 3.7.1 Remotely Configured Parallel Poll The parallel poll configure command (PPC) is treated by the TMS9914A as an unrecognized addressed command. It is passed through when the TMS9914A is in LADS. If an instrument is to be remotely configured for parallel poll, then the pass through next secondary (pts) auxiliary command should be written before releasing the DAC holdoff. This will cause the next command received to also set a UNC interrupt if it is a secondary command. The secondary command will be either the parallel poll enable command (PPE) or the parallel poll disable command (PPD) and should be read from the Command Pass Through Register and identified. If it is the PPE command, then the attendant bits (S, P1, P2, P3) should be extracted and stored by the host MPU (see Section 2.9.3 of IEEE-488 1978). The S bit should then be matched against the individual status of the instrument (represented by 'ist'), and if they are the same, the bit corresponding to the parallel poll response, specified by P1, P2, P3, should be set true in the Parallel Poll Register. If this is not the case, then the Parallel Poll Register should be cleared if it is not already clear. After this, each time the individual status of the device changes, the 'ist' should again be matched against the S bit and the Parallel Poll Register updated accordingly until PPD or PPU is received. If a PPD command is passed through after the 'pts' feature has been written, the Parallel Poll Register should be cleared before the DAC holdoff is released. The PPC command that precedes PPD is an address command; it is a means of eliminating individual members of a parallel poll. The parallel unconfigure command is treated by the TMS9914A as an unrecognized universal command. When it is passed through, the host MPU should clear its Parallel Poll Register before releasing the DAC holdoff. This command will clear all members of a parallel poll. FIGURE 3-8 - TMS9914A PARALLEL POLL STATE DIAGRAM TABLE 3-11 - PARALLEL POLL MNEMONICS | | MES | SAGES | | | STATES | |-------|----------|-----------------|------|---|--------------------------------------------------| | swrst | = | software reset | PPSS | = | parallel poll standby state | | ATN | = | attention | PPAS | = | parallel poll active state | | EOI | <u>=</u> | end or identify | CIDS | = | controller idle state (controller function) | | | | | CADS | = | controller addressed state (controller function) | TABLE 3-12 - PARALLEL POLL MESSAGE OUTPUTS | STATE | REMOTE MESSAGES SENT | OTHER ACTIONS | |-------|----------------------|---------------| | STATE | DIO(8-1) | OTHER ACTIONS | | PPSS | (NUL) | | | PPSS | PARALLEL POLL REG* | | <sup>\*</sup> If there is a true bit in the Parallel Poll Register, it must be sent active; any false bit must be sent passive. #### 3.8 CONTROLLER FUNCTION The controller function of the TMS9914A is greatly simplified compared with that of IEEE-488. It relies heavily on software support but, with suitable software, it enables all subsets of the controller function to be implemented. With this approach the controller logic is reduced to a small proportion of the chip area which means that the device may be economically used in situations where a talker/listener only is required. Figure 3-9 shows the controller function state diagram. With suitable software, it will perform the full controller function, as described in the IEEE-488A 1980 supplement to the IEEE-488 1978. It therefore includes the additional state CSHS, which allows time for DAV to be recognized false by all devices on the bus before ATN is asserted. The 'tcs' local message is implemented by an immediate execute auxiliary command. The state CWAS is therefore added to record the occurrence of this command until the acceptor handshake enters ANRS and the device can enter CSHS. The 'tca' auxiliary command also causes entry into CSHS although IEEE-488A 1980 allows it to move directly from CSBS to CSWS. This is done for convenience of implementation and results in the 'tca' auxiliary command taking an extra 1.6 microseconds to assert ATN. The delay between CSWS and CAWS is slightly less than specified in IEEE-488A 1980 but the total time taken in moving from CSWS to CACS is still greater than the specified minimum. The Controller Parallel Poll State (CPPS) is not included on the TMS9914A. To conduct a parallel poll, a TMS9914A based controller must set the 'rpp' clear/set auxiliary command true when it is in CACS, moving it to CPWS which sends EOI true. The host MPU must then wait 2 microseconds before reading back the parallel poll responses via the Command Pass Through Register. The 'rpp' auxiliary command can then be cleared, EOI will go false, and the parallel poll is complete. The host MPU will receive a BO interrupt as soon as the TMS9914A reenters CACS and the source handshake becomes active. #### 3.8.1 Controller Self Addressing As discussed in Section 3.2, the acceptor handshake does not operate when the controller is active. This means commands being sent are not monitored, and special precautions are required as a consequence of this when addressing devices and when passing control. FIGURE 3-9 - TMS9914A CONTROLLER STATE DIAGRAMS TABLE 3-13 - CONTROLLER FUNCTION MNEMONICS | | | MESSAGES | [ | | STATES | |--------------------|---|-----------------------------------------------|------|-----|------------------------------------------------| | swrst | = | software reset | CIDS | = | controller idle state | | sic | = | send interface clear | CADS | - | controller addressed state | | sre | = | send remote enable | CACS | = | controller active state | | rgc | = | request control | CSBS | = | controller standby state | | ric | = | release control | CSHS | = | controller standby hold state | | gts | = | go to standby | csws | = | controller synchronous wait state | | tcs | = | take control synchronously | CAWS | = | controller active wait state | | tca | = | take control asynchronously | CPWS | = | controller parallel poll wait state | | rpp | = | request parallel poll | ANRS | = | acceptor not ready state (acceptor handshake) | | IFCIN | = | internal interface clear message (a debounced | | | | | | | signal which is suppressed if 'sic' is true) | SDYS | = | source delay state (source handshake) | | ATN | = | attention | STRS | = | source transfer state (source handshake) | | t <sub>c</sub> (0) | = | clock cycle time | AXSS | _ = | auxiliary command strobe state (auxiliary com- | | | | | 1 | | mand register) | | | | | LWAS | = | controller wait for ANRS state | **TABLE 3-14 - CONTROLLER FUNCTION MESSAGE OUTPUTS** | STATE | RI | EMOTE MI | ESSAGE SENT | OTHER ACTIONS | |-------|-----|----------|--------------|--------------------------------------------------------| | | ATN | EOI | DIO(8-1) | OTHER ACTIONS | | CIDS | (F) | (F) | (NUL) | | | CADS | (F) | (F) | (NUL) | | | CACS | Т | F | DATA OUT REG | Data Out Reg. may contain any of the commands in Table | | | | | | 3-15 | | CSBS | F | (F) | (NUL) | | | CWAS | F | (F) | (NUL) | | | CSHS | F | (F) | (NUL) | · | | CSWS | Т | F | (NUL) | | | CAWS | Т | F | (NUL) | | | CPWS | Т | T | (NUL) | DiO(8-1) may be read via the Command Pass Through | | | | | | Register | | CTATE | REMOTE MESSAGES SENT | | |-------|----------------------|--------------------| | STATE | IFC | OTHER ACTIONS | | SIIS* | (F) | Internal interface | | SIIS | F | clear message IF- | | | | CIN | | SIAS | Т | is held false | | STATE | REMOTE MESSAGES SENT | OTUED ACTIONS | |-------|----------------------|---------------| | SIAIE | REN | OTHER ACTIONS | | SRIS* | (F) | | | SRIS | F | | | SRAS | т | | Buffers not configured for a system controller; otherwise, buffers are configured for system controller. When the controller is active, it uses 'ton' or 'lon' to address and unaddress itself. IEEE-488 provides for the controller to locally address itself to listen, but there is no corresponding local message for the talker. The TMS9914A should always accompany a 'ton' auxiliary command with 'cs' true with its own talk address or an UNT command sent over the bus. Similarly, if the TMS9914A sends the talk address of another device over the bus, it should ensure that it is in TIDS by writing the 'ton' auxiliary command false. Appendix B shows some typical sequences of events when the controller addresses itself, goes to standby, takes control again, etc. #### 3.8.2 Passing Control As Figure 3-9 shows, the controller transfer state (CTRS) of IEEE-488 is not present, and all transitions associated with the TCT command have been removed. Instead, two immediate execute auxiliary commands are included. Request control (rqc) will cause a transition from CIDS to CADS, and the release control command (rlc) will return the function to CIDS. The TCT command is treated similarly to an unrecognized addressed command but will cause a UNC interrupt if the device is in TADS. Figure 3-10 is a representation of the sequence of events involved in passing control from one TMS9914A based device to another. The device passing control must initially ensure that it is not in TADS; then it should send out the talk address of the device to receive control. The receiving device will enter TADS, and after any DAC holdoff has been released, the host MPU of the device passing control will set a BO interrupt indicating that it may then send the TCT command. The TCT command will cause a UNC interrupt to the host MPU of the receiving device, and also a DAC holdoff will occur. The host MPU of the receiving device must examine its Command Pass Through Register, and upon identifying TCT, should write the auxiliary command 'rqc' to put its TMS9914A into CADS. The receiving device may then release DAC with a 'dacr' auxiliary command causing another BO interrupt at the device passing control. This indicates that the 'rlc' auxiliary command may then be used by the host MPU of the device passing control to return its TMS9914A to CIDS and allowing ATN to go false. The receiving device then enters CACS, asserts ATN, and its host MPU gets a BO interrupt as the source handshake becomes active. The passing of control is complete. #### 3.8.3 System Controller The TMS9914A has no on-chip means of determining whether or not it is the system controller. Instead, this is determined by the software and by the configuration of the buffers to the IEEE-488 bus. FIGURE 3-10 - PASSING CONTROL BETWEEN TMS9914s The REN and IFC outputs of the TMS9914A are controlled by the auxiliary commands 'sre' and 'sic'. These should never be used by the host MPU of a device unless it is the system controller. As may be seen from Figure 3-11, the REN and IFC outputs of the TMS9914A are open drains with internal pull-ups. This means that the outputs are capable of driving the inputs of the buffers if the device is a system controller. If not, the buffers will drive into the REN and IFC pins and override the pull-ups. Hence, no direction control is required. The false transition of REN and the true transition of IFC are both debounced to prevent noise on these lines from causing permanent state changes on the TMS9914A. In addition, the internal interface clear signal (IFCIN) is held false if the TMS9914A is sending IFC. Figure 3-9 shows the reason for this. If the device is not a system controller, then the occurrence of IFC will return the controller function to CIDS. If, however, the device is a system controller, when it asserts IFC and is in CIDS, the 'sic' auxiliary command will cause it to enter CADS. As IFCIN is suppressed, it will not be forced back into CIDS, and there will be no conflict. <sup>\*</sup> The REN and IFC signals are at the pins of the TMS9914A and are therefore negative logic signals. The remaining signals are conventional positive logic signals. FIGURE 3-11 - IFC AND REN PINS **TABLE 3-15 - MULTILINE INTERFACE MESSAGES** | COMMAND | SYMBOL | DIO | CLASS | INTERRUPT | DAC (3) | 1075 | |---------------------------|----------|----------|-------|------------|---------|------| | COMMAND | STIVIBUL | 8 - 1 | CLASS | (1,2) | HOLDOFF | NOTE | | ADDRESSED COMMAND GROUP | ACG | 000XXXX | AC | - | - | | | DEVICE CLEAR | DCL | X0010100 | UC | DCAS | YES | | | GROUP EXECUTE TRIGGER | GET | X0001000 | AC | GET | YES | | | GO TO LOCAL | GTL | X0000001 | AC | RLC | NO | 14 | | LISTEN ADDRESS GROUP | LAG | X01XXXXX | AD | _ | _ | | | LOCAL LOCKOUT | LLO | X0010001 | UC | NONE | NO | | | MY LISTEN ADDRESS | MLA | X01AAAAA | AD | MA,MAC,RLC | MA ONLY | 4,14 | | MY TALK ADDRESS | MTA | X10AAAAA | AD | MA,MAC | MA ONLY | 4 | | MY SECONDARY ADDRESS | MSA | X11SSSSS | SE | APT | YES | 5,6 | | OTHER SECONDARY ADDRESS | OSA | SCG.MSA- | SE | APT | YES | 6,7 | | OTHER TALK ADDRESS | OTA | TAG.MTA- | AD | MAC | NO | İ | | PRIMARY COMMAND GROUP | PCG | ACG+UCG+ | - | _ | | | | | | LAG+TAG | | | | | | PARALLEL POLL CONFIGURE | PPC | X0000101 | AC | UNC | YES | 8 | | PARALLEL POLL ENABLE | PPE | X110SPPP | SE | UNC | YES | 9,10 | | PARALLEL POLL DISABLE | PPD | X111DDDD | SE | UNC | YES | 9,11 | | PARALLEL POLL UNCONFIGURE | PPU | X0010101 | UC | UNC | YES | 12 | | SECONDARY COMMAND GROUP | SCG | X11XXXXX | SE | - | _ | | | SELECTED DEVICE CLEAR | SDC | X0000100 | AC | DCAS | YES | | | SERIAL POLL DISABLE | SPD | X0011001 | UC | NONE | NO | | | SERIAL POLL ENABLE | SPE | X0011000 | uc | NONE | NO | | | TAKE CONTROL | TCT | X0001001 | AC | UNC | YES | 13 | | TALK ADDRESS GROUP | TAG | X10XXXXX | AD | <u></u> | _ | | | UNLISTEN | UNL | X0111111 | AD | MAC | NO | | | UNTALK | UNT | X1011111 | AD | | _ | | | UNIVERSAL COMMAND GROUP | UCG | X001XXXX | UC | NONE | NO | | Classes: UC - universal command AC - addressed command AD - address SE -- secondary command Symbols: 0 - logical zero (high level on GPIB) 1 - logical one (low level on GPIB) × - don't care (received message) ...\_\_\_ - NOTES: 1. Interrupts listed are as a direct consequence of the command received. They are set during ACDS1 (see Section 3.2) and will cause the INT pin to be pulled low if unmasked. - 2. The addressed commands will only cause their corresponding interrupt if the device is in LADS with the exception of TCT. - 3. A DAC holdoff will only be caused if the corresponding interrupt is unmasked. - 4. AAAAA represents the primary address of a device. - 5. SSSS represents the secondary address of a device. - 6. Secondary addresses are handled via address pass through (APT interrupt). The host MPU should respond by writing the 'dacr' auxiliary command with 'cs' false. - 7. If OSA is passed through via the APT interrupt, the host MPU should respond by writing the 'dacr' auxiliary command with 'cs' false. - PPC is not recognized by the TMS9914A and is therefore treated as an unrecognized addressed command. - 9. PPE and PPD are secondary commands. These may be passed through to the host MPU using the 'pts' auxiliary command. When the PPC command is received, the 'pts' auxiliary command should be written. PPE or PPD will then cause an UNC interrupt. - 10. SPPP specifies the sense bit, and the desired parallel poll response ia a remotely configured parallel poll (see Section 3.7.1). - 11. DDDD specifies don't care bits which must be sent as zeros but need not be decoded by the host MPU of the receiving devices. - 12. PPU is not recognized by the TMS9914A and will cause a UNC interrupt. - 13. TCT is not recognized directly by the TMS9914 April will cause a UNC interrupt when the device is in TADS. - 14. RLC is set if MLA or GTL causes an appropriate transition in the Remote/Local function. #### 4. TMS9914A ELECTRICAL SPECIFICATIONS # 4.1 ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED)\* | Supply voltage, V <sub>CC</sub> (see Note 1) | $-0.3\mathrm{V}$ to 20 $\mathrm{V}$ | |----------------------------------------------|-------------------------------------| | All input and output voltages | -0.3 V to 20 V | | Continuous power dissipation | 0.8 W | | Operating free-air temperature range | . 0°C to 70°C | | Storage temperature range | 55 °C to 150 °C | <sup>\*</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: Under absolute maximum ratings voltage values are with respect to VSS. #### 4.2 RECOMMENDED OPERATING CONDITIONS | | MiN | NOM | MAX | UNIT | |------------------------------------|----------------------|-----|---------------------|------| | Supply voltage, V <sub>CC</sub> | 4.75 | 5 | 5.25 | V | | Supply voltage, V <sub>SS</sub> | | 0 | | V | | High-level input voltage, VIH | 2 | | V <sub>CC</sub> + 1 | V | | Low-level input voltage, VIL | V <sub>SS</sub> -0.3 | | 0.8 | V | | Operating free-air temperature, TA | 0 | | 70 | °C | #### 4.3 ELECTRICAL CHARACTERISTICS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS | | PARAME | TER | TEST CONDITIONS <sup>‡</sup> | | TYP <sup>†</sup> | MAX | UNIT | |----------------|------------------|---------------------------------------------------|--------------------------------------|-----|------------------|-----|------| | VoH | High-level | Except<br>REN,IFC,INT | I <sub>OH</sub> = -400 μA | 2.4 | | Vcc | V | | | output voitage | output voltage REN,IFC only $I_{OH} = -100 \mu A$ | | 2.2 | | Vcc | 1 | | VOL | Low-level outpo | ut voltage | I <sub>OL</sub> = 2 mA | Vss | | 0.4 | ٧ | | l <sub>l</sub> | Input current (a | iny input) | $V_I = 2 V \text{ to } V_{CC}$ | | | ±10 | μΑ | | 1cc | VCC supply cu | rrent | | | | 150 | mA | | Ci | Input capacitan | ce (any input) | f = 1 MHz, unmeasured<br>pins at 0 V | | | 15 | pF | $<sup>^{\</sup>dagger}$ All typical values are at $T_A = 25$ °C and nominal voltage. #### 4.4 TIMING CHARACTERISTICS AND REQUIREMENTS Timing characteristics and requirements are given in Section 4.4.1 through Section 4.4.6; relevant timing diagrams are shown in Figure 4-1 through Figure 4-9. $<sup>^{\</sup>ddagger}\theta J_{A} = 78 \,^{\circ}\text{C}, \, \theta J_{C} = 34 \,^{\circ}\text{C}.$ ### 4.4.1 Clock and Host Interface Timing Requirements Over Full Range of Operating Conditions | | PARAMETER | MIN | TYP MAX | UNIT | |------------------------------------|------------------------|-----|---------|------| | t <sub>C</sub> ( $\phi$ ) | Clock cycle time | 200 | 2000 | ns | | t <sub>w(<math>\phi</math>H)</sub> | Clock high pulse width | 100 | 1955 | ns | | t <sub>W</sub> (φL) | Clock low pulse width | 45 | | ns | | t <sub>su(AD)</sub> | Address setup time | Ô | | ns | | tsu(DBIN) | DBIN setup time | Ô | | ns | | t <sub>su(CE)</sub> | CE setup time | 100 | | ns | | t <sub>su(WE)</sub> | WE setup time | 0 | | ns | | tw(WE) | WE low pulse width | 80 | | ns | | tsu(DA) | Data setup time | 60 | | ns | | <sup>t</sup> h(DA) | Data hold time | 0 | | ns | | th(AD) | Address hold time | Ô | | ns | | th(DBIN) | DBIN hold time | 0 | | ns | | th(CE) | CE hold time | 80 | | ns | | t <sub>su(GR)</sub> | ACCGR setup time | 100 | | ns | | th(GR) | ACCGR hold time | 80 | | ns | #### 4.4.2 Host Interface Timing Characteristics Over Full Range of Operating Conditions | | PARAMETER | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------|-----|-----|-----|------| | ta(CE) | Access time from CE | | | 150 | ns | | ta(DBIN) | Access time from DBIN | | | 150 | ns | | t <sub>su(AD)</sub> | Address setup time to CE | 0 | | | ns | | tz(DBIN) | Hi-Z time from DBIN | | 50 | 100 | ns | | t <sub>z</sub> (CE) | Hi-Z time from CE | | 50 | 100 | ns | | ta(GR) | Access time from ACCGR | | | 150 | ns | | tz(GR) | Hi-Z time from ACCGR | | 50 | 100 | ns | | td(GR/RQ) | Delay of ACCRQ high from ACCGR | | | 100 | ns | #### 4.4.3 Source Handshake Timing Characteristics Over Full Range of Operating Conditions (see Note 1) | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |-----------------|----------------------------------|----------------------------------------|----------------|-------------|------| | | Delay of DAV true from end . | Normal T <sub>1</sub> (see Note 2) | 12(\$\phi)1 12 | (φ) i + 310 | ns | | t <sub>d1</sub> | of write operation to | Short T <sub>1</sub> (see Note 2) | 8(ø)1 8 | 8(¢)1+310 | | | | data out register | Very short T <sub>1</sub> (see Note 2) | 4(φ)1 4 | (ø)1 + 310 | ns | | | Delay of valid GPIB | | | | | | t <sub>d2</sub> | data lines from end of | | | 140 | ns | | | write cycle | | | | | | | Delay of BO interrupt | BO interrupt | | 300 | ns | | t <sub>d3</sub> | from DAC true | unmasked | | 300 | 115 | | t <sub>d4</sub> | Delay of ACCRQ DAC true | | | 300 | ns | | <sup>t</sup> d5 | Delay of DAV false from DAC true | | | 160 | ns | NOTES: 1. The timing of the source handshake is the same whether ATN is true or false, i.e., whether the device is in TACS, CACS, or SPAS. A very short bus settling time (T<sub>1</sub>) occurs on the second and subsequent data byte sent when ATN is false if the 'vstd1' feature is set. A slightly longer bus settling time takes place if 'std1' is set unless there is a very short bus settling time. In all other instances, a normal bus settling time occurs. ### 4.4.4 Acceptor Handshake Timing Characteristics Over Fuil Range of Operating Conditions | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------|--------------------------|------| | t <sub>d6</sub> | Delay of BI interrupt<br>from DAV true | BI interrupt<br>unmarked ATN = false<br>device is in LACS | 2(φ)† | 2(φ)1 + 415 | ns | | <sup>t</sup> d7 | Delay of ACCRQ from<br>DAV true | ATN = false<br>device is in LACS | 2(φ)† | 2(φ)†+290 | ns | | t <sub>d8</sub> | Delay of NDAC false<br>from DAV true | ATN = false<br>device is in LACS | 3(φ)† | 3(φ)1 + 445 | ns | | t <sub>d</sub> 9 | Delay of NRFD false from end of read operation of Data In register | ATN = false<br>device is in LACS | | 220 | ns | | <sup>t</sup> d10 | Delay of interface<br>message interrupt<br>from DAV true<br>(see Note 3) | ATN = true device not in CACS all interface message interrupts (except UNO) UNO interrupt only | 2(φ)1<br>5(φ)1 | 2(φ)† +415<br>5(φ)† +415 | ns | | <sup>t</sup> d11 | Delay of NDAC false<br>from DAV true | ATN = true<br>device not in CACS<br>no DAC holdoff | 7(φ)† | 7(¢)† + 415 | ns | | t <sub>d12</sub> | Delay of NDAC false<br>from end of write<br>operation | | | 230 | ns | | <sup>t</sup> d13 | Delay of NRFD false<br>from DAV false | ATN = true<br>device not in CACS | | 180 | ns | NOTE 3: The interrupts generated by interface messages are shown in Table 4-1. ### 4.4.5 ATN, EOI, and IFC Timing Characteristics Over Full Range of Operating Conditions | | PARAMETER | TEST CONDITIONS | MIN M | MAX | | |------------------|---------------------|-----------------|---------------------------|-----------|-----| | | Delay of NDAC true | Device is not | 1 | 95 | | | td14 | from ATN true | in CACS | ············ | 90 | กร | | | Delay of TE high | Device is not | | 25 | | | <sup>t</sup> d15 | from EOI true | in CACS | | 23 | ns | | <b>4</b> | Delay of valid data | Device is not | | 140 | ns | | <sup>t</sup> d16 | from EOI true | in CACS | <u> </u> | 140 | 113 | | | Delay of TE low | Device is not | | 25 | | | <sup>t</sup> d17 | from EOI false | in CACS | ' | 25 | ns | | <b>A</b> = | Delay of NRFD true | Device is in | 1 | 40 | | | <sup>t</sup> d18 | from ATN false | LADS/LACS | | 40 | ns | | 4 | Response time | | 16+ 20+ | | | | <sup>t</sup> d19 | to IFC | | $16t_{C(\phi)}$ $30t_{C}$ | $c(\phi)$ | ns | ## 4.4.6 Controller Timing Characteristics Over Full Range of Operating Conditions | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------|----------------------------------|----------------------------|-------|------| | <sup>t</sup> d20 | Delay of ATN true<br>from end of t <sub>ca</sub><br>aux command | | 8t <sub>c(φ)</sub> 10(φ)† | + 220 | ns | | <sup>t</sup> d21 | Delay of BO interrupt<br>from end of t <sub>Ca</sub><br>aux command | | 18t <sub>C(φ)</sub> 22(φ)1 | +415 | ns | | <sup>t</sup> d22 | Delay of ATN true<br>from end of t <sub>CS</sub><br>aux command | BO unmasked<br>device is in ANRS | 8t <sub>C(φ)</sub> 1O(φ)1 | + 220 | ns | | <sup>t</sup> d23 | Delay of BO interrupt<br>from end of t <sub>CS</sub><br>aux command | BO unmasked<br>device is in ANRS | 18t <sub>C(φ)</sub> 22(φ)† | +415 | ns | | t <sub>d24</sub> | Delay of EOI true from rpp aux command set | | | 230 | ns | | t <sub>d25</sub> | Delay of EOI false from r <sub>pp</sub> aux command cleared | | | 230 | ns | | t <sub>d26</sub> | Delay of EOI from r <sub>pp</sub><br>aux command cleared | BO unmasked | 8t <sub>C(φ)</sub> 10(φ)1 | +415 | ns | | t <sub>d27</sub> | Delay of ATN false from sts aux command | Device is not in SDYS or STRS | | 210 | ns | FIGURE 4-1 - TMS9914A CLOCK CYCLE TIMING FIGURE 4-2 - TMS9914A READ CYCLE TIMING NOTE: th(AD) and th(DA) are shown measured from the rising edge of WE. This is the correct reference point in this figure, since the measurement should be from the rising edge of WE or CE, whichever comes first. FIGURE 4-3 - TMS9914A WRITE CYCLE TIMING NOTE 4: A write enable pulse may occur in a DMA read operation. A write enable pulse may therefore be provided for system memory and need not be suppressed at the TMS9914A. FIGURE 4-4 - TMS9914A DMA READ OPERATION $<sup>^*</sup>$ $t_{SU(DA)}$ and $t_{h(DA)}$ are only applicable to the first signal to become inactive, whether it is $\overline{WE}$ or $\overline{ACCGR}$ . FIGURE 4-5 - TMS9914A DMA WRITE OPERATION NOTES: 5. The interrupt line is taken low by a BO interrupt. 6. The interrupt line is taken low by a BI interrupt. FIGURE 4-6 - TMS9914A SOURCE AND ACCEPTOR HANDSHAKE TIMING(S) NOTES: 7. The broken line shows the waveform if there is no DAC holdoff. The solid lines assume there is a DAC holdoff. 8. The interrupts generated by interface messages are shown in Table 3-15. FIGURE 4-7 - TMS9914A ACCEPTOR HANDSHAKE TIMING "ATN" TRUE NOTES: - 9. This assumes that an RFD holdoff occurs. - 10. IFC causes the TMS9918A to be unaddressed and an IFC interrupt occurs. FIGURE 4-8 - TMS9914A RESPONSE TO 'ATN' AND 'EOI' NOTE 11: A B0 interrupt occurs as the TMS9914A enters CACS. FIGURE 4-9 - TMS9914A CONTROLLER TIMING #### 5. MECHANICAL SPECIFICATIONS ### 5.1 TMS9914AJL – 40-PIN CERAMIC PACKAGE Ceramic packages with side-brazed leads and metal, epoxy, or glass lid seal ### 5.2 TMS9914ANL – 40-PIN PLASTIC PACKAGE Plastic packages | NO. OF | 1 | 1 | E | 3 | С | | | |-----------|---------|---------|---------|---------|---------|---------|--| | TERMINALS | MIN | MAX | MIN | MAX | MIN | MAX | | | | 9,78 | 10.03 | 8,89 | 9,04 | 7,87 | 8,38 | | | 20 | (0.385) | (0.395) | (0.350) | (0.356) | (0.310) | (0.330) | | | | 12,32 | 12,57 | 11,43 | 11,58 | 10.41 | 10,92 | | | 28 | (0.485) | (0.495) | (0.450) | (0.456) | (0.410) | (0.430) | | | | 17,40 | 17,65 | 16,51 | 16,66 | 15,49 | 16,00 | | | 44 | (0.685) | (0.695) | (0.650) | (0.656) | (0.610) | (0.630) | | | | 25,02 | 25,27 | 24,13 | 24,33 | 23,11 | 23,62 | | | 68 | (0.985) | (0.995) | (0.950) | (0,956) | (0.910) | (0.930) | | ### ALL LINEAR DIMENSIONS ARE IN MILLIMETERS AND PARENTHETICALLY IN INCHES - NOTES: A. Centerline of center pin each side is within 0,10 (0.004) of package centerline as determined by dimension B. - B. Location of each pin is within 0,127 (0.005) of true position with respect to center pin on each side. - C. The lead contact points are planar within 0,10 (0.004). ### **APPENDIX A** ### **IEEE-488 STANDARD CONNECTOR** ### **APPENDIX B** ### TYPICAL SEQUENCES OF EVENTS FOR THE CONTROLLER FIGURE B-1 - CONTROLLER TAKING CONTROL <sup>\*</sup>CWAS inhibits ANRS → ACRS, so rdin can occur before ATN is set. FIGURE B-2 - CONTROLLER AS A LISTENER (GOING TO STANDBY) <sup>\*</sup>Momentary transition following BO interrupt may not occur on the TMS9914 but is guaranteed on the TMS9914A. FIGURE B-3 - CONTROLLER AS A TALKER (GOING TO STANDBY) FIGURE B-4 - CONTROLLER PARALLEL POLLING #### APPENDIX C #### SN75160/161/162 DATA SHEETS Texas Instruments SN75160 family of bus transceivers are designated to provide the interface between the bus and the bus controller. These transceivers may be used with the TI TMS9914 Bus Controller chip or any of the other GPIB controllers commercially available. They provide the simplest method of interfacing to the bus, because each part is tailored to either the 8-line data bus or 8-line control bus, so they require no extra logic or complicated board layout. With the SN75160 family, it takes only two 20-pin DIP packages to get on the GPIB. The new improved SN75160A series is pin-for-pin compatible with the original SN75160 series but with lower power and faster speeds, as shown in Figure C-1. All transceivers in the SN75160 family have several features in common. Each driver output has built into it the termination network required by IEEE Standard 488. This termination is designed so that when power is removed from the transceiver, the output presents a high impedance to the bus. Also, each receiver has a minimum of 400 mV hysteresis for additional noise margin. FIGURE C-1 The SN75160A is designed to implement the 8-line data bus. The direction of data flow is controlled by the Talk Enable (TE) input. All eight channels are simultaneously in the receive mode when the TE is low and data is received fron the bus and transferred to the bus controller. When the TE is in the high state, all eight channels go to the transmit mode, and data will be transmitted onto the bus. Each driver features a totem-pole output which can actively drive the bus high or low to give the fastest data rates possible. The SN75160A has a Pull-up Enable (PE) input which, when taken low, disables the upper stage of the driver outputs turning all eight driver outputs into open-collector type outputs. The open-collector output mode does not allow as fast a data rate as with the totem-pole, but it does allow more than one instrument to be transmitting on the bus at the same time. This feature is used in parallel polling where up to eight instruments may be polled simultaneously, each responding on one line of the eight-line data bus, greatly speeding the polling process. They may then be switched back to the totem-pole mode for regular data transmission. The SN75161A is used to implement the 8-line control bus. Included in it is the necessary logic which, combined with the Talk-Enable (TE) and Direction Control (DC) inputs, insures that each channel is enabled in the correct direction for exchange of bus management and handshaking signals. Three of the channels, NDAC, NRFD, and SRQ, have open-collector driver outputs as required by the IEEE Standard 488. These lines are always used in a wired-OR configuration. The other five channels have totem-pole outputs. The SN75162A offers an alternate method of implementing the control bus. The SN75162A is identical to the SN75161A except that the direction of the REN and IFC channels is controlled by a separate input called the System Controller (SC). With this additional flexibility, control of the entire Bus System may be transferred from one instrument to another (multiple controller systems). Because of this extra input, the SN75162A package has 22 pins. #### SN75160A, SN75161A AND SN75162A OCTAL **IEEE-488 GPIB BUS TRANSCEIVERS** #### features - 8-channel bidirectional transceivers - Meet IEEE standard 488 1978 - Low power dissipation (65 mW max per channel) - High-impedance PNP inputs - Receiver hysteresis (500 mV typ) - Open-collector driver output option (SN75160A) - Bus-terminating resistors provided on driver outputs - No loading of bus when device is powered down (VCC = 0 V) - SN75161A for single-controller systems; SN75162A for multi-controller systems NOTE: Integrated Schottky-Barrier diode-clamped transistor is patented by Texas Instruments. U.S. Patent Number 3,463,975. #### description These octal bus transceivers are designed to provide communication on the general-purpose interface bus (GPIB) between operating units of the instrumentation system. The sixteen signal lines are normally required by the SN75162A in systems with more than one controller. An active turn-off feature has been incorporated into the busterminating resistors so that the devices exhibit a high impedance to the bus when $V_{CC} = 0 V$ . When PE is low, the bus outputs of the SN75160A have the characteristics of open-collector outputs. They act as three-state ports when PE is high. Taking TE low places those ports in the free-state, wherein they can be driven by the bus lines, and enables the D outputs. #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC(see Note 1) | 7 V | |------------------------------------------------------------------------------------|-----| | Input voltage | 5 V | | Low-level driver output current | nΑ | | Continuous total dissipation at (or below) 25 °C free-air temperature (see Note 2) | W۲ | | Operating free-air temperature range | ٥С | | Storage temperature range | °C | | Lead temperature 1/16 inch (1.6 mm) from case for 10 seconds | °C | - NOTES: 1. All voltage values are with respect to network ground terminal. - 2. For operation above 25 °C free-air temperature, derate linearly at the rate of 9.3 mW/ C to 740 mW at 70 °C. ### table of abbreviations | CLASS | NAME | IDENTITY | |---------------|------|-------------------------| | CONTROL | DC | Direction Control | | INPUTS | PE | Pull-up Enable | | 1141 013 | TE | Talk Enable | | SN75161A | В | Bus side of device | | I/O PORTS | D | Terminal side of device | | | ATN | Attention | | | DAV | Data Valid | | | EOI | End or Identify | | SN75161A/162A | IFC | Interface Clear | | SIGNAL | NDAC | Not Data Accepted | | MNEMONICS | NRFD | Not Ready for Data | | | REN | Remote Enable | | | SRQ | Service Request | | | sc | System Controller | ### SN75160A N DUAL-IN-LINE PACKAGE (TOP VIEW) ### SN75160A function table | | | DRI | VERS | RECEIVERS | | | | | | | | |--------|----|-----|---------|-----------|----|----|---------|--|--|--|--| | INPUTS | | S | OUTPUTS | INPUTS | | | OUTPUTS | | | | | | D | TE | PE | В | В | TE | PE | D | | | | | | Н | Н | Н | н | L | L | × | L | | | | | | L | Н | H | L | Н | L | × | н | | | | | | Н | X | L | F | x | Н | × | Z | | | | | | L | Н | L | L | | | | | | | | | | X | L | X | F | ļ | | | | | | | | F = free state\*, H = high level, L = low level, X = irrelevant, Z = high-impedance state. <sup>\*</sup>This is the high-impedance state of a normal 3-state output modified by the internal resistors to $V_{CC}$ and ground. modified by the internal resistors to $V_{CC}$ and ground. #### SN75161A N DUAL-IN-LINE PACKAGE (TOP VIEW) SN75161A function table | | CONT | ROLS† | | | | DIREC | TION OF | DATA <sup>‡</sup> | | | |----|------|---------------------------|---|-----|-----|-------|---------|-------------------|------|-----| | TE | DC | ATN<br>LEVEL<br>DIRECTION | N | EOI | REN | IFC | SRQ | NRFD | NDAC | DAV | | Н | Н | Н | R | Т | R | R | Т | R | R | Т | | Н | н | L | R | R | R | R | Т | R | R | Т | | Н | L | × | Т | Т | T | Т | R | R | R | Т | | L | н | x | R | R | R | R | T | Т | T | R | | L | L | Н | T | R | Т | T | R | Т | T | R | | L | L | l L | T | Т | T | Т | R | Т | T | R | H = high level, L = low level, R = receive, T = transmit, X = irrelevant <sup>†</sup> ATN is a normal transceiver channel that functions additionally as an internal direction control or talk enable for EOI whenever the TE and DC inputs are in the same state. When TE and DC are in opposite states, the ATN channel functions as an independent transceiver only. <sup>&</sup>lt;sup>‡</sup> Direction of data transmission is from the terminal side to the bus side, and the direction of data receiving is from the bus side to the terminal side. Data transfer is noninverting in both directions. #### SN75162A N DUAL-IN-LINE PACKAGE (TOP VIEW) SN75162A function table | | | CONTRO | LS | | | | DIF | ECTION ( | OF DATA | | | |----|----|--------|--------------------|-----|-----|-----|-----|----------|---------|------|-----| | TE | DE | sc | A1<br>LE\<br>DIREC | /EL | EOI | REN | IFC | SRQ | NRFD | NFAC | DAV | | Н | Н | L | Н | R | T | R | R | Т | R | R | T | | н | Н | L | L | R | R | R | R | T | R | R | T | | Н | L | L | X | Т | Т | R | R | R | R | R | T | | L | н | L | × | R | R | R | R | T | T | T | R | | L | Ĺ | L | н | Ŧ | R | R | R | R | Т | T | R | | L | L | L | L | Ŧ | Т | R | R | R | T | T | R | | н | Н | н | Н | R | Т | Т | Т | T | R | R | Т | | н | н | Н | L | R | R | Т | Т | Т | R | R | Т | | н | L | Н | × | T | Т | Т | Т | R | R | R | T | | L | Н | Н | × | R | R | Т | Т | Т | Т | Т | R | | L | L | н | н | Т | R | Т | Т | R | Т | T | R | | Ĺ | Ĺ | Н | L | Т | Т | Ţ | Ŧ | R | T | T | R | H = high, L = low, R = receive, T = transmit, X = irrelevant. ### TERMINAL switching characteristics, $V_{CC} = 5$ V, $C_L = 15$ pF, $T_A = 25$ °C (unless otherwise noted) | | PARAMETER | FROM | то | TEST<br>CONDITIONS | SN<br>MIN | 75160<br>TYP | DA<br>MAX | SN<br>MIN | 7516<br>TYP | 1A<br>MAX | SN | 75162<br>TYP | | UNIT | |------------------|------------------------------------------------------------------------------------------------------------|----------|----------|---------------------------------------------------------------|-----------|--------------|-----------|-----------|-------------|-----------|----|--------------|----------|------| | <sup>t</sup> PLH | Propagation delay time.<br>low-to-high-level output<br>Propagation delay time,<br>high-to-low-level output | Terminal | Bus | C <sub>L</sub> = 30 pF<br>R <sub>L</sub> = 38.3 Ω<br>to 2.3 V | | 14 | 20<br>20 | | 17<br>17 | 25<br>25 | | 17 | 25<br>25 | ns | | <sup>†</sup> PLH | Propagation delay time,<br>low-to-high-level output<br>Propagation delay time,<br>high-to-low-level output | Bus | Terminal | $C_L = 30 \text{ pF}$ $R_L = 240 \Omega$ to 5 V | | 12<br>15 | 20 | | 16<br>16 | 25<br>25 | | 16<br>16 | 25<br>25 | ns | | <sup>t</sup> PZH | Output enable time<br>to high level<br>Output disable time<br>from high level | TE | | R <sub>L</sub> = 480 Ω<br>to 0 V | <u> </u> | 25<br>12 | | | | | | | | | | tPZL | Output enable time to low level Output disable time from low level | or<br>DC | Bus | R <sub>L</sub> = 38.3 Ω<br>to 2.3 V | | 22<br>21 | | | | | | | | ns | | tPZH | Output enable time<br>to high level<br>Output disable time | TE | | R <sub>L</sub> = 3kΩ<br>to 0 V | | 20 | | | | | | | | | | tPZL | from high level Output enable time to low level Output disable time | or<br>DC | Terminal | R <sub>L</sub> = 280 Ω<br>to 0 V | | 23 | | | | | | | | ns | | †PLZ | from low level Output pull-up enable time | | | R <sub>L</sub> = 480 Ω<br>to 0 V | | 19 | | | | | | | | | | | Output pull-up<br>disable time | PE | Terminal | | | 13 | | | | | | | | ns | #### APPENDIX D #### **EXAMPLE SOFTWARE** #### **DESIGN EXAMPLE** #### **DESIGN OBJECTIVES** - Illustrate the procedures and protocol of the remote and local messages used to configure a controller. - Illustrate the procedures used to configure a remote instrument to acquire data and then transmit the data over the GPIB bus to some other device. - Demonstrate the use of the TMS9914 as a controller, talker, and listener. - Show the software necessary to drive the TMS9914 when it is interfaced to TM990 products. - Show the elements of hardware design which must be dealt with when interfacing the TMS9914 to an MPU. - Show the hardware necessary to interface the TMS9914 to the GPIB bus. #### STATEMENT OF THE EXAMPLE DESIGN PROBLEM - TM990/101-based system - Use the TMS9914 to communicate with the GPIB. - Configure an HP3455A digital voltmeter to take two-wire resistance measurements. - Trigger the meter to take a measurement and send the data over the GPIB to the TM990 system. - Decode the ASCII data into speech and provide a vocal annunciation of the resistance measurement. #### SYSTEM COMPONENTS CHOSEN - Hewlett Packard model 3438A digital voltmeter - IEEE-488 compatible device - Range and function selection locally selected and indicated in measurement data - Remote measurement trigger capability - TI TM990/101M microcomputer CPU module - TMS9900 16-bit CPU - 4K bytes of RAM mappable to either the bottom or top of the memory address space - Up to 8K bytes of EPROM at the bottom of memory space - TMS9901 programmable system interface providing up to 16 prioritized maskable interrupts and interval timer - Two serial I/O ports (RS232C compatible) - TI TM990/306 speech module - TM990 series bus compatible - 180-word vocabulary - 2.5 W amplifier for direct speaker drive - Programmed through TMS9900 CRU interface - Serviced on interrupt or polled basis - Additional edge connector for interfacing to non-TM990 devices - TI TMS9914-based interface board - Designed to illustrate the interfacing of the TMS9914 to a CPU and to the IEEE-488 bus - Interfaces directly to the components described above FIGURE D-1 - APPLICATIONS HARDWARE BLOCK DIAGRAM ### PROGRAMMER'S MODEL OF THE TM990/306 SPEECH BOARD - 14-bit address selects word to speak - Bits 16 to 29 on the CRU interface - 1 bit to enable EPROM speech data - Set to 1 during initialization - 1 bit to start/stop speaking - 0 starts/enables speech - 1 stops/disables speech - 1 bit to indicate the busy status of speech board - O means speech board busy 1 means speech board not busy ### METER DATA OUTPUT CHARACTERISTICS - Data is output as a string of ASCII characters. - Format of the string is + D.DDDE+D,R OD)A - R indicates the range setting of the meter. - '1' = DC volts - '2' = AC volts - '3' = DC amps - '4' = AC amps - '5' = ohms - EOI message is sent with LINE FEED character. FIGURE D-2 - TYPICAL SPEECH BOARD USE FIGURE D-3 - TYPICAL SOFTWARE TO CONTROL DIGITAL VOLTMETER ``` ^DEM3438A^ IDT GPIB DEMONSTRATION THIS VERSION FOR HP 3438A "TALKING CONTROLLER" REVISION 4/14-NOV-80/PNK TMS9914 BASE ADDRESS: >5540 HP 3438A DEVICE ADDRESS: >17 TM990/306 CRU ADDRESS: >1FE0 * TMS 9914 REGISTER EQUATES EQU BASE >5540 BASE ADDRESS OF TMS 9914 IMASKO EQU BASE+0 INTERRUPT MASK 0 ISTATO EOU BASE+0 INTERRUPT STATUS 0 IMASK1 EQU BASE+2 INTERRUPT MASK I ISTATL EQU BASE+2 INTERRUPT STATUS 1 ADSTAT EQU BASE+4 ADDRESS STATUS REGISTER BASE+6 BUSTAT EQU BUS STATUS REGISTER AUXCMD EQU BASE+6 AUXILARY COMMAND REGISTER ADRSWI EQU BASE+8 BASE+8 ADDRESS SWITCH "REGISTER" ADDRES EQU ADDRESS REGISTER BASE+10 BASE+12 SERPOL EQU SERIAL POLL REGISTER CMDPAS EQU COMMAND PASS THROUGH REGISTER BASE+12 PARPOL EQU PARALLEL POLL REGISTER DATIN EQU BASE+14 DATA FROM BUS REGISTER DATOUT EQU BASE+14 DATA TO BUS REGISTER TMS 9914 INTERRUPT AND POLLING MASKS INTO EQU >8000 INTERRUPT GROUP 0 INTl EOU >4000 INTERRUPT GROUP 1 ЗI EQU >2000 BYTE READY FOR INPUT B0 EOU >1000 BYTE READY FOR OUTPUT >0800 >0200 EQU ENDB BYTE IS LAST ONE SRO EOU SERVICE REQUEST MASKO EQU BI+BO+ENDB ENABLE INTERRUPTS GIVEN ``` ``` SELECTED TMS 9914 AUXILARY COMMANDS * × SET SOFTWARE RESET SWRST EQU >8000 CLEAR SOFTWARE RESET >0000 SWRSTC EQU FEOI EQU >0800 LON EQU >8900 FORCE END OR IDENTIFY SET LISTEN ONLY EQU >8A00 EQU >8A00 EQU >0A00 EQU >0B00 FOU >0C00 LONC EQU CLEAR LISTEN ONLY SET TALK ONLY TON TONC CLEAR TALK ONLY GO TO STANDBY GTS TAKE CONTROL ASYNCHRONOUSLY EQU EQU TCA SET SEND INTERFACE CLEAR CLEAR SEND INTERFACE CLEAR >8F00 SIC SICC EQU >0F00 EQU >9000 SET SEND REMOTE ENABLE SRE CLEAR SEND REMOTE ENABLE SREC >1000 EQU SELECTED MULTILINE I/F MESSAGES * × GROUP EXECUTE TRIGGER (ADDRESSED) EQU >0800 GET EQU >1100 EQU >0400 EQU >1400 EQU >1800 EQU >1900 EQU >3F00 EQU >5F00 LOCAL LOCKOUT (UNIVERSAL) DEVICE CLEAR (ADDRESSED) LLO SDC DEVICE CLEAR (UNIVERSAL) DCL SERIAL POLL ENABLE (UNIVERSAL) SPE SERIAL POLL DISABLE (UNIVERSAL) SPD UNLISTEN COMMAND (UNIVERSAL) UNL UNTALK COMMAND (UNIVERSAL) UNT HP3455A DVM ADDRESSES HPLA EQU >3700 LISTEN ADDRESS TALK ADDRESS >5700 HPTA EQU STARTING ADDRESS AORG >0000 INTERRUPT VECTOR(S) INITIAL W? RESET DATA MAINWS ``` INITIAL PC START DATA ``` ¥ GPIB SUBROUTINE DEFINITIONS BYTOUT - SENDS BYTE IN RO OVER GPIB BYTIN - RECEIVES BYTE FROM GPIB INTO RO STROUT - SENDS STRING POINTED TO BY RO OVER GPIB SENDING EOI WITH LAST BYTE (INDICATED BY FOLLOWING BYTE WITH BYTE = 00) STRIN - RECEIVES STRING FROM GPIB INTO BUFFER POINTED TO BY RO - PERFORMS 9914 AUX CMD SPECIFIED IN BYTE DOAUX AFTER SUBROUTINE CALL DELAY - DELAYS NUMBER OF MS INDICATED BY THE CONTENTS OF RO BYTOUT VOM @ISTATO,Rl CHECK IF BO FLAG SET ANDI R1,B0 JEO BYTOUT WAIT UNTIL IT IS MOV RO,@DATOUT SEND BYTE IN RO OVER GPIB RT. BYTIN MOV @ISTATO,RO CHECK IF BI FLAG SET MOV RO,R1 COPY TO RI ANDI RO,BI JEQ BYTIN WAIT UNTIL IT IS VOM @DATIN,RO PUT BYTE FROM GPIB INTO RO RT STROUT MOV Rll,RlO SAVE RETURN ADDRESS MOV R0,R2 SAVE POINTER MOVB *R2+,R0 GET FIRST BYTE TO SEND STROUL MOVB *R2+,R4 GET NEXT BYTE TO SEND JNE STROU2 SKIP IF NEXT IS NOT STOP FLAG BL @DOAUX PERFORM AUXILARY COMMAND DATA FEOI FORCE END WITH THIS BYTE @BYTOUT STROU2 BL ELSE SEND THE BYTE MOVB R4,R0 MOVE NEXT BYTE INTO RO JNE STROUL KEEP SENDING IF NOT STOP FLAG В *RlO ☆ STRIN MOV Rll,RlO SAVE RETURN ADDRESS MOV RO, R2 COPY BUFFER ADDRESS @BYTIN STRINI BL GET BYTE FROM GPIB MOVB R0,*R2+ COPY BYTE INTO BUFFER CHECK IF LAST BYTE KEEP GETTING BYTES IF NOT CLEAR BYTE AFTER LAST ONE ANDI R1,ENDB JEO STRINL SB *R2,*R2 В *R10 ``` ``` MOV *R11,@AUXCMD SEND AUX CMD IN WORD AFTER CALL INCT R11 BUMP RETURN ADDRESS DOAUX RT R1,150 R1 DEL01 DELAY LI DELAY NUMBER OF MS IN RO DEL01 DEC DECREMENT MS TIMER JNE COUNT DOWN 1 MS R0 DEC DECREMENT MAIN TIMER DELAY LOOP UNTIL TIME IS UP JGT RT TALKING SUBROUTINE DEFINITIONS (TM990/306 BOARD) TLKSET - INITIALIZES TALKING ROUTINE WORKSPACE TLKWRD - SPEAKS WORD AT SPEECH ADDRESS INDICATED BY (R0) IF (R0) >= 0 OR DELAYS NUMBER OF MS INDICATED BY -(R0) IF (R0) < 0 TLKSEN - SPEAKS SENTENCE POINTED TO BY R1, HALTING * WHEN WORD TO SPEAK IS >FFFF DIGCVT - CONVERTS ASCII CODE FOR DECIMAL DIGITS INTO SPEECH ADDRESSES REDTLK - SPEAKS VALUE OF HP3455A FORMATTED OUTPUT DATA POINTED TO BY R2 TM990/306 BOARD HI CRU BASE ADDRESS TLKCRU EQU >1FE0 TLKBSY EQU -15 BUSY STATUS BIT TLKNTK EQU 14 TLKEPM EQU 15 TALK/NOTALK BIT TALK EPROM ENABLE BIT TLKSET LI R12,TLKCRU INITIALIZE TALK CRU SBO SET EPROM ENABLE BIT TLKEPM AND TURN OFF TALKING SBO TLKNTK RTWP TLKGO DATA TALKWS BLWP XFER VECTOR TLKSET DATA *R13,R0 GET WORD FROM OLD WS R0 CHECK IF WORD OR DELAY TLKW03 SKIP IF DELAY R0,14 SELECT WORD TO SPEAK TLKNTK TURN ON TALKING TLKWRD MOV ABS TLKW03 JLT LDCR SBZ WAIT FOR 306 TO START TLKW01 TB TLKBSY TLKWOl JNE TLKBSY WAIT FOR 306 TO STOP TLKW02 TB JEQ TLKW02 SBO TLKNTK TURN OFF TALKING RTWP @DELAY TLKW03 BL PERFORM DELAY RTWP ``` \* | * | | | | |------------------|----------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TALK | DATA<br>DATA | TALKWS<br>TLKWRD | BLWP XFER VECTOR | | * | | | | | TLKSEN | MOV<br>CI<br>JEQ | *R1+,R0<br>R0,-1<br>TLKS01 | COPY WORD TO RO<br>QUIT IF STOP FLAG | | | BLWP<br>JMP | @TALK<br>TLKSEN | SAY ONE WORD OR DELAY<br>GET NEXT WORD | | TLKS01 | RT | | | | DIGCVT | CI<br>JLT<br>CI<br>JLT | R1,>30<br>DIGC01<br>R1,>3A<br>DIGC02 | CHECK IF ASCII DIGIT | | DIGC01 | LI<br>RT | R0,-1 | RETURN DELAY IF NOT | | DIGC02 | ANDI<br>SLA<br>MOV<br>RT | R1,>000F<br>R1,1<br>@DIGTLK(R1),R0 | ISOLATE BCD VALUE<br>MULTIPLY BY 2<br>GET SPEECH VALUE | | DIGTLK | DATA<br>DATA<br>DATA<br>DATA<br>DATA<br>DATA | >23AE | ZERO ONE TWO THREE FOUR FIVE SIX SEVEN EIGHT NINE | | * | | | | | REDTLK<br>REDT01 | SRL<br>CI<br>JEQ<br>CI<br>JNE<br>LI | REDT06<br>R1,>2D<br>REDT02<br>R0,>0F02 | SAVE RETURN ADDRESS GET BYTE TO SPEAK QUIT IF STOP BYTE ISOLATE BYTE IN LS CHECK FOR "," SKIP TO END IF SO COMPARE TO "-" SKIP IF NOT INDICATE "MINUS" SKIP AHEAD | | REDT02 | JNE<br>LI | REDT03 | COMPARE TO "." SKIP IF NOT INDICATE "POINT" SKIP AHEAD | | REDT03 | CI<br>JNE | R1,>45<br>REDT04 | COMPARE TO "E" SKIP AHEAD IF NOT SAY "10 TO THE" | | REDT04 | BL | @DIGCVT | CONVERT DIGIT | | REDT05 | BLWP | @TALK | SAY THE WORD | |---------|--------------|-------------------|-------------------------------| | REDT06 | JMP | REDT01<br>*R2+,Rl | GET NEXT BYTE GET FORMAT BYTE | | REDIOO | | R1,>0F00 | ISOLATE FORMAT CODE | | | SRL | R1,7 | SHIFT AND CREATE INDEX | | | DECT | Rl | MAKE INDEX 0 -> 4 | | | | @UNITS(R1),R1 | | | | | @TLKSEN | AND SAY IT | | REDT07 | | *R10 | | | | DATA | -200 | DELAY 200MS | | | | >2D06 | "TEN" | | | | >0900 | "TO" | | | DATA | | "THE" | | | DATA | | | | UNITS | DATA | | DC VOLTS | | | DATA | ACV | AC VOLTS | | | DATA | DCI | DC AMPS | | | DATA | ACI | AC AMPS | | | DATA | OHMS | OHMS | | DCV | EQU | \$ | | | | DATA | -200 | | | | DATA | >36FA | "VOLTS" | | | DATA | >1740 | "D" | | | DATA | >15A0 | "C" | | | DATA | -1 | | | ACV | EQU | \$ | | | | DATA | | | | | | >36FA | "VOLTS" | | | DATA | | "A" | | | DATA | | "C" | | | DATA | -1 | | | DCI | EQU | \$ | | | | DATA | -200<br>-142P | " | | | DATA | >142E | "AMPS"<br>"D" | | | DATA | | "C" | | | DATA | >15A0 | | | » CT | DATA | -1<br>\$ | | | ACI | EQU | -200 | | | | DATA<br>DATA | | "AMPS" | | | DATA | >09CC | "A" | | | DATA | >15A0 | nĈ∉ | | | DATA | -1 | <b>~</b> | | OHMS | EQU | \$ | | | O.11.10 | DATA | -200 | | | | DATA | >2078 | OHMS | | | DATA | -1 | | | * | | | | | | | | | ``` * * MAIN PROGRAM START BLWP @TLKGO INITIALIZE 306 BOARD GIVEN INTIAL MESSAGE LI R1,SPINTR BL @TLKSEN BL @DOAUX SEND SWRST DATA SWRST LI RO, MASKO SET UP INTERRUPTS MOV RO,@IMASKO VOM @ADRSWI,RO READ ADDRESS SWITCH ANDI R0,>1F00 TRIM TO 5 BITS MOV RO, @ADDRES INITIALIZE 9914 ADDRESS BL @DOAUX SEND IFC DATA SIC DATA SWRSTC BL @DOAUX RESET SWRST LI DELAY 1 MS R0,1 BL @DELAY BL &DOAUX CLEAR IFC/ENTER CACS DATA SICC BL, @DOAUX SEND REMOTE ENABLE DATA SRE LI RO, HPLA SEND HP3438A LISTEN ADDRESS BL @BYTOUT LI SEND TRIGGER COMMAND RO,GET BL @BYTOUT LI SEND UNLISTEN COMMAND RO,UNL BL @BYTOUT BL TURN ON 9914 LISTENER @DOAUX DATA LON LI SEND HP3438A TALK ADDRESS RO, HPTA BL EBYTOUT BL @DOAUX GO TO STANDBY/ATN = 0 DATA GTS LI GET READING FROM GPIB RO, DATBUF BL @STRIN BL TURN OFF LISTENER @DOAUX DATA LONC LI POINT TO READING R2, DATBUF BL @REDTLK AND SAY IT CLEAR THE INTERFACE BL @DOAUX DATA SIC LI R0,1 DELAY 1 MS BL @DELAY BL @DOAUX RELEASE INTERFACE CLEAR DATA SICC BL DISABLE REMOTE OPERATION @DOAUX ``` DATA SREC | | BL<br>DATA | @DOAUX<br>GTS | RELEASE CONTROL | |--------|--------------|----------------------|------------------------| | START2 | LI<br>BL | Rl,SPPMPT<br>@TLKSEN | GIVE NEW START MESSAGE | | | LI<br>BL | RO,30000 | WAIT 30 SECONDS | | | | Rl,SPPMPT | POINT TO PROMPT | | | JMP | START2 | AND REPEAT | | * | | | | | * | SPEECH I | LISTS | | | * | | | | | SPPMPT | DATA | | PRESS | | | DATA | | THE | | | DATA | | RED | | | DATA | | SWITCH | | | DATA | | TO | | | DATA | | MEASURE | | * | DATA | -1 | | | • | D 3 (0) 3 | >3206 | T 73 DW | | SPINIR | DATA<br>DATA | | F EADY<br>10 | | | DATA | | <b>GO</b> | | | | | 60 | | | DATA<br>DATA | -1 | | | * | DATA | | | | | DORG | >FF00 | | | * | DURG | >FF00 | | | MAINWS | BSS | 32 | TEMPORARY LOCATIONS | | TALKWS | | 32 | The order modernous | | DATBUF | | 20 | DATA BUFFER | | × | 200 | 40 | DAIR BOTTEN | | | END | START | | | | | | |